1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * MFD core driver for Ricoh RN5T618 PMIC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __LINUX_MFD_RN5T618_H 9*4882a593Smuzhiyun #define __LINUX_MFD_RN5T618_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/regmap.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define RN5T618_LSIVER 0x00 14*4882a593Smuzhiyun #define RN5T618_OTPVER 0x01 15*4882a593Smuzhiyun #define RN5T618_IODAC 0x02 16*4882a593Smuzhiyun #define RN5T618_VINDAC 0x03 17*4882a593Smuzhiyun #define RN5T618_OUT32KEN 0x05 18*4882a593Smuzhiyun #define RN5T618_CPUCNT 0x06 19*4882a593Smuzhiyun #define RN5T618_PSWR 0x07 20*4882a593Smuzhiyun #define RN5T618_PONHIS 0x09 21*4882a593Smuzhiyun #define RN5T618_POFFHIS 0x0a 22*4882a593Smuzhiyun #define RN5T618_WATCHDOG 0x0b 23*4882a593Smuzhiyun #define RN5T618_WATCHDOGCNT 0x0c 24*4882a593Smuzhiyun #define RN5T618_PWRFUNC 0x0d 25*4882a593Smuzhiyun #define RN5T618_SLPCNT 0x0e 26*4882a593Smuzhiyun #define RN5T618_REPCNT 0x0f 27*4882a593Smuzhiyun #define RN5T618_PWRONTIMSET 0x10 28*4882a593Smuzhiyun #define RN5T618_NOETIMSETCNT 0x11 29*4882a593Smuzhiyun #define RN5T618_PWRIREN 0x12 30*4882a593Smuzhiyun #define RN5T618_PWRIRQ 0x13 31*4882a593Smuzhiyun #define RN5T618_PWRMON 0x14 32*4882a593Smuzhiyun #define RN5T618_PWRIRSEL 0x15 33*4882a593Smuzhiyun #define RN5T618_DC1_SLOT 0x16 34*4882a593Smuzhiyun #define RN5T618_DC2_SLOT 0x17 35*4882a593Smuzhiyun #define RN5T618_DC3_SLOT 0x18 36*4882a593Smuzhiyun #define RN5T618_DC4_SLOT 0x19 37*4882a593Smuzhiyun #define RN5T618_LDO1_SLOT 0x1b 38*4882a593Smuzhiyun #define RN5T618_LDO2_SLOT 0x1c 39*4882a593Smuzhiyun #define RN5T618_LDO3_SLOT 0x1d 40*4882a593Smuzhiyun #define RN5T618_LDO4_SLOT 0x1e 41*4882a593Smuzhiyun #define RN5T618_LDO5_SLOT 0x1f 42*4882a593Smuzhiyun #define RN5T618_PSO0_SLOT 0x25 43*4882a593Smuzhiyun #define RN5T618_PSO1_SLOT 0x26 44*4882a593Smuzhiyun #define RN5T618_PSO2_SLOT 0x27 45*4882a593Smuzhiyun #define RN5T618_PSO3_SLOT 0x28 46*4882a593Smuzhiyun #define RN5T618_LDORTC1_SLOT 0x2a 47*4882a593Smuzhiyun #define RN5T618_DC1CTL 0x2c 48*4882a593Smuzhiyun #define RN5T618_DC1CTL2 0x2d 49*4882a593Smuzhiyun #define RN5T618_DC2CTL 0x2e 50*4882a593Smuzhiyun #define RN5T618_DC2CTL2 0x2f 51*4882a593Smuzhiyun #define RN5T618_DC3CTL 0x30 52*4882a593Smuzhiyun #define RN5T618_DC3CTL2 0x31 53*4882a593Smuzhiyun #define RN5T618_DC4CTL 0x32 54*4882a593Smuzhiyun #define RN5T618_DC4CTL2 0x33 55*4882a593Smuzhiyun #define RN5T618_DC5CTL 0x34 56*4882a593Smuzhiyun #define RN5T618_DC5CTL2 0x35 57*4882a593Smuzhiyun #define RN5T618_DC1DAC 0x36 58*4882a593Smuzhiyun #define RN5T618_DC2DAC 0x37 59*4882a593Smuzhiyun #define RN5T618_DC3DAC 0x38 60*4882a593Smuzhiyun #define RN5T618_DC4DAC 0x39 61*4882a593Smuzhiyun #define RN5T618_DC5DAC 0x3a 62*4882a593Smuzhiyun #define RN5T618_DC1DAC_SLP 0x3b 63*4882a593Smuzhiyun #define RN5T618_DC2DAC_SLP 0x3c 64*4882a593Smuzhiyun #define RN5T618_DC3DAC_SLP 0x3d 65*4882a593Smuzhiyun #define RN5T618_DC4DAC_SLP 0x3e 66*4882a593Smuzhiyun #define RN5T618_DCIREN 0x40 67*4882a593Smuzhiyun #define RN5T618_DCIRQ 0x41 68*4882a593Smuzhiyun #define RN5T618_DCIRMON 0x42 69*4882a593Smuzhiyun #define RN5T618_LDOEN1 0x44 70*4882a593Smuzhiyun #define RN5T618_LDOEN2 0x45 71*4882a593Smuzhiyun #define RN5T618_LDODIS 0x46 72*4882a593Smuzhiyun #define RN5T618_LDO1DAC 0x4c 73*4882a593Smuzhiyun #define RN5T618_LDO2DAC 0x4d 74*4882a593Smuzhiyun #define RN5T618_LDO3DAC 0x4e 75*4882a593Smuzhiyun #define RN5T618_LDO4DAC 0x4f 76*4882a593Smuzhiyun #define RN5T618_LDO5DAC 0x50 77*4882a593Smuzhiyun #define RN5T618_LDO6DAC 0x51 78*4882a593Smuzhiyun #define RN5T618_LDO7DAC 0x52 79*4882a593Smuzhiyun #define RN5T618_LDO8DAC 0x53 80*4882a593Smuzhiyun #define RN5T618_LDO9DAC 0x54 81*4882a593Smuzhiyun #define RN5T618_LDO10DAC 0x55 82*4882a593Smuzhiyun #define RN5T618_LDORTCDAC 0x56 83*4882a593Smuzhiyun #define RN5T618_LDORTC2DAC 0x57 84*4882a593Smuzhiyun #define RN5T618_LDO1DAC_SLP 0x58 85*4882a593Smuzhiyun #define RN5T618_LDO2DAC_SLP 0x59 86*4882a593Smuzhiyun #define RN5T618_LDO3DAC_SLP 0x5a 87*4882a593Smuzhiyun #define RN5T618_LDO4DAC_SLP 0x5b 88*4882a593Smuzhiyun #define RN5T618_LDO5DAC_SLP 0x5c 89*4882a593Smuzhiyun #define RN5T618_ADCCNT1 0x64 90*4882a593Smuzhiyun #define RN5T618_ADCCNT2 0x65 91*4882a593Smuzhiyun #define RN5T618_ADCCNT3 0x66 92*4882a593Smuzhiyun #define RN5T618_ILIMDATAH 0x68 93*4882a593Smuzhiyun #define RN5T618_ILIMDATAL 0x69 94*4882a593Smuzhiyun #define RN5T618_VBATDATAH 0x6a 95*4882a593Smuzhiyun #define RN5T618_VBATDATAL 0x6b 96*4882a593Smuzhiyun #define RN5T618_VADPDATAH 0x6c 97*4882a593Smuzhiyun #define RN5T618_VADPDATAL 0x6d 98*4882a593Smuzhiyun #define RN5T618_VUSBDATAH 0x6e 99*4882a593Smuzhiyun #define RN5T618_VUSBDATAL 0x6f 100*4882a593Smuzhiyun #define RN5T618_VSYSDATAH 0x70 101*4882a593Smuzhiyun #define RN5T618_VSYSDATAL 0x71 102*4882a593Smuzhiyun #define RN5T618_VTHMDATAH 0x72 103*4882a593Smuzhiyun #define RN5T618_VTHMDATAL 0x73 104*4882a593Smuzhiyun #define RN5T618_AIN1DATAH 0x74 105*4882a593Smuzhiyun #define RN5T618_AIN1DATAL 0x75 106*4882a593Smuzhiyun #define RN5T618_AIN0DATAH 0x76 107*4882a593Smuzhiyun #define RN5T618_AIN0DATAL 0x77 108*4882a593Smuzhiyun #define RN5T618_ILIMTHL 0x78 109*4882a593Smuzhiyun #define RN5T618_ILIMTHH 0x79 110*4882a593Smuzhiyun #define RN5T618_VBATTHL 0x7a 111*4882a593Smuzhiyun #define RN5T618_VBATTHH 0x7b 112*4882a593Smuzhiyun #define RN5T618_VADPTHL 0x7c 113*4882a593Smuzhiyun #define RN5T618_VADPTHH 0x7d 114*4882a593Smuzhiyun #define RN5T618_VUSBTHL 0x7e 115*4882a593Smuzhiyun #define RN5T618_VUSBTHH 0x7f 116*4882a593Smuzhiyun #define RN5T618_VSYSTHL 0x80 117*4882a593Smuzhiyun #define RN5T618_VSYSTHH 0x81 118*4882a593Smuzhiyun #define RN5T618_VTHMTHL 0x82 119*4882a593Smuzhiyun #define RN5T618_VTHMTHH 0x83 120*4882a593Smuzhiyun #define RN5T618_AIN1THL 0x84 121*4882a593Smuzhiyun #define RN5T618_AIN1THH 0x85 122*4882a593Smuzhiyun #define RN5T618_AIN0THL 0x86 123*4882a593Smuzhiyun #define RN5T618_AIN0THH 0x87 124*4882a593Smuzhiyun #define RN5T618_EN_ADCIR1 0x88 125*4882a593Smuzhiyun #define RN5T618_EN_ADCIR2 0x89 126*4882a593Smuzhiyun #define RN5T618_EN_ADCIR3 0x8a 127*4882a593Smuzhiyun #define RN5T618_IR_ADC1 0x8c 128*4882a593Smuzhiyun #define RN5T618_IR_ADC2 0x8d 129*4882a593Smuzhiyun #define RN5T618_IR_ADC3 0x8e 130*4882a593Smuzhiyun #define RN5T618_IOSEL 0x90 131*4882a593Smuzhiyun #define RN5T618_IOOUT 0x91 132*4882a593Smuzhiyun #define RN5T618_GPEDGE1 0x92 133*4882a593Smuzhiyun #define RN5T618_GPEDGE2 0x93 134*4882a593Smuzhiyun #define RN5T618_EN_GPIR 0x94 135*4882a593Smuzhiyun #define RN5T618_IR_GPR 0x95 136*4882a593Smuzhiyun #define RN5T618_IR_GPF 0x96 137*4882a593Smuzhiyun #define RN5T618_MON_IOIN 0x97 138*4882a593Smuzhiyun #define RN5T618_GPLED_FUNC 0x98 139*4882a593Smuzhiyun #define RN5T618_INTPOL 0x9c 140*4882a593Smuzhiyun #define RN5T618_INTEN 0x9d 141*4882a593Smuzhiyun #define RN5T618_INTMON 0x9e 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define RN5T618_RTC_SECONDS 0xA0 144*4882a593Smuzhiyun #define RN5T618_RTC_MDAY 0xA4 145*4882a593Smuzhiyun #define RN5T618_RTC_MONTH 0xA5 146*4882a593Smuzhiyun #define RN5T618_RTC_YEAR 0xA6 147*4882a593Smuzhiyun #define RN5T618_RTC_ADJUST 0xA7 148*4882a593Smuzhiyun #define RN5T618_RTC_ALARM_Y_SEC 0xA8 149*4882a593Smuzhiyun #define RN5T618_RTC_DAL_MONTH 0xAC 150*4882a593Smuzhiyun #define RN5T618_RTC_CTRL1 0xAE 151*4882a593Smuzhiyun #define RN5T618_RTC_CTRL2 0xAF 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define RN5T618_PREVINDAC 0xb0 154*4882a593Smuzhiyun #define RN5T618_BATDAC 0xb1 155*4882a593Smuzhiyun #define RN5T618_CHGCTL1 0xb3 156*4882a593Smuzhiyun #define RN5T618_CHGCTL2 0xb4 157*4882a593Smuzhiyun #define RN5T618_VSYSSET 0xb5 158*4882a593Smuzhiyun #define RN5T618_REGISET1 0xb6 159*4882a593Smuzhiyun #define RN5T618_REGISET2 0xb7 160*4882a593Smuzhiyun #define RN5T618_CHGISET 0xb8 161*4882a593Smuzhiyun #define RN5T618_TIMSET 0xb9 162*4882a593Smuzhiyun #define RN5T618_BATSET1 0xba 163*4882a593Smuzhiyun #define RN5T618_BATSET2 0xbb 164*4882a593Smuzhiyun #define RN5T618_DIESET 0xbc 165*4882a593Smuzhiyun #define RN5T618_CHGSTATE 0xbd 166*4882a593Smuzhiyun #define RN5T618_CHGCTRL_IRFMASK 0xbe 167*4882a593Smuzhiyun #define RN5T618_CHGSTAT_IRFMASK1 0xbf 168*4882a593Smuzhiyun #define RN5T618_CHGSTAT_IRFMASK2 0xc0 169*4882a593Smuzhiyun #define RN5T618_CHGERR_IRFMASK 0xc1 170*4882a593Smuzhiyun #define RN5T618_CHGCTRL_IRR 0xc2 171*4882a593Smuzhiyun #define RN5T618_CHGSTAT_IRR1 0xc3 172*4882a593Smuzhiyun #define RN5T618_CHGSTAT_IRR2 0xc4 173*4882a593Smuzhiyun #define RN5T618_CHGERR_IRR 0xc5 174*4882a593Smuzhiyun #define RN5T618_CHGCTRL_MONI 0xc6 175*4882a593Smuzhiyun #define RN5T618_CHGSTAT_MONI1 0xc7 176*4882a593Smuzhiyun #define RN5T618_CHGSTAT_MONI2 0xc8 177*4882a593Smuzhiyun #define RN5T618_CHGERR_MONI 0xc9 178*4882a593Smuzhiyun #define RN5T618_CHGCTRL_DETMOD1 0xca 179*4882a593Smuzhiyun #define RN5T618_CHGCTRL_DETMOD2 0xcb 180*4882a593Smuzhiyun #define RN5T618_CHGSTAT_DETMOD1 0xcc 181*4882a593Smuzhiyun #define RN5T618_CHGSTAT_DETMOD2 0xcd 182*4882a593Smuzhiyun #define RN5T618_CHGSTAT_DETMOD3 0xce 183*4882a593Smuzhiyun #define RN5T618_CHGERR_DETMOD1 0xcf 184*4882a593Smuzhiyun #define RN5T618_CHGERR_DETMOD2 0xd0 185*4882a593Smuzhiyun #define RN5T618_CHGOSCCTL 0xd4 186*4882a593Smuzhiyun #define RN5T618_CHGOSCSCORESET1 0xd5 187*4882a593Smuzhiyun #define RN5T618_CHGOSCSCORESET2 0xd6 188*4882a593Smuzhiyun #define RN5T618_CHGOSCSCORESET3 0xd7 189*4882a593Smuzhiyun #define RN5T618_CHGOSCFREQSET1 0xd8 190*4882a593Smuzhiyun #define RN5T618_CHGOSCFREQSET2 0xd9 191*4882a593Smuzhiyun #define RN5T618_CONTROL 0xe0 192*4882a593Smuzhiyun #define RN5T618_SOC 0xe1 193*4882a593Smuzhiyun #define RN5T618_RE_CAP_H 0xe2 194*4882a593Smuzhiyun #define RN5T618_RE_CAP_L 0xe3 195*4882a593Smuzhiyun #define RN5T618_FA_CAP_H 0xe4 196*4882a593Smuzhiyun #define RN5T618_FA_CAP_L 0xe5 197*4882a593Smuzhiyun #define RN5T618_AGE 0xe6 198*4882a593Smuzhiyun #define RN5T618_TT_EMPTY_H 0xe7 199*4882a593Smuzhiyun #define RN5T618_TT_EMPTY_L 0xe8 200*4882a593Smuzhiyun #define RN5T618_TT_FULL_H 0xe9 201*4882a593Smuzhiyun #define RN5T618_TT_FULL_L 0xea 202*4882a593Smuzhiyun #define RN5T618_VOLTAGE_1 0xeb 203*4882a593Smuzhiyun #define RN5T618_VOLTAGE_0 0xec 204*4882a593Smuzhiyun #define RN5T618_TEMP_1 0xed 205*4882a593Smuzhiyun #define RN5T618_TEMP_0 0xee 206*4882a593Smuzhiyun #define RN5T618_CC_CTRL 0xef 207*4882a593Smuzhiyun #define RN5T618_CC_COUNT2 0xf0 208*4882a593Smuzhiyun #define RN5T618_CC_COUNT1 0xf1 209*4882a593Smuzhiyun #define RN5T618_CC_COUNT0 0xf2 210*4882a593Smuzhiyun #define RN5T618_CC_SUMREG3 0xf3 211*4882a593Smuzhiyun #define RN5T618_CC_SUMREG2 0xf4 212*4882a593Smuzhiyun #define RN5T618_CC_SUMREG1 0xf5 213*4882a593Smuzhiyun #define RN5T618_CC_SUMREG0 0xf6 214*4882a593Smuzhiyun #define RN5T618_CC_OFFREG1 0xf7 215*4882a593Smuzhiyun #define RN5T618_CC_OFFREG0 0xf8 216*4882a593Smuzhiyun #define RN5T618_CC_GAINREG1 0xf9 217*4882a593Smuzhiyun #define RN5T618_CC_GAINREG0 0xfa 218*4882a593Smuzhiyun #define RN5T618_CC_AVEREG1 0xfb 219*4882a593Smuzhiyun #define RN5T618_CC_AVEREG0 0xfc 220*4882a593Smuzhiyun #define RN5T618_MAX_REG 0xfc 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define RN5T618_REPCNT_REPWRON BIT(0) 223*4882a593Smuzhiyun #define RN5T618_SLPCNT_SWPWROFF BIT(0) 224*4882a593Smuzhiyun #define RN5T618_WATCHDOG_WDOGEN BIT(2) 225*4882a593Smuzhiyun #define RN5T618_WATCHDOG_WDOGTIM_M (BIT(0) | BIT(1)) 226*4882a593Smuzhiyun #define RN5T618_WATCHDOG_WDOGTIM_S 0 227*4882a593Smuzhiyun #define RN5T618_PWRIRQ_IR_WDOG BIT(6) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun enum { 230*4882a593Smuzhiyun RN5T618_DCDC1, 231*4882a593Smuzhiyun RN5T618_DCDC2, 232*4882a593Smuzhiyun RN5T618_DCDC3, 233*4882a593Smuzhiyun RN5T618_DCDC4, 234*4882a593Smuzhiyun RN5T618_DCDC5, 235*4882a593Smuzhiyun RN5T618_LDO1, 236*4882a593Smuzhiyun RN5T618_LDO2, 237*4882a593Smuzhiyun RN5T618_LDO3, 238*4882a593Smuzhiyun RN5T618_LDO4, 239*4882a593Smuzhiyun RN5T618_LDO5, 240*4882a593Smuzhiyun RN5T618_LDO6, 241*4882a593Smuzhiyun RN5T618_LDO7, 242*4882a593Smuzhiyun RN5T618_LDO8, 243*4882a593Smuzhiyun RN5T618_LDO9, 244*4882a593Smuzhiyun RN5T618_LDO10, 245*4882a593Smuzhiyun RN5T618_LDORTC1, 246*4882a593Smuzhiyun RN5T618_LDORTC2, 247*4882a593Smuzhiyun RN5T618_REG_NUM, 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun enum { 251*4882a593Smuzhiyun RN5T567 = 0, 252*4882a593Smuzhiyun RN5T618, 253*4882a593Smuzhiyun RC5T619, 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* RN5T618 IRQ definitions */ 257*4882a593Smuzhiyun enum { 258*4882a593Smuzhiyun RN5T618_IRQ_SYS = 0, 259*4882a593Smuzhiyun RN5T618_IRQ_DCDC, 260*4882a593Smuzhiyun RN5T618_IRQ_RTC, 261*4882a593Smuzhiyun RN5T618_IRQ_ADC, 262*4882a593Smuzhiyun RN5T618_IRQ_GPIO, 263*4882a593Smuzhiyun RN5T618_IRQ_CHG, 264*4882a593Smuzhiyun RN5T618_NR_IRQS, 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun struct rn5t618 { 268*4882a593Smuzhiyun struct regmap *regmap; 269*4882a593Smuzhiyun struct device *dev; 270*4882a593Smuzhiyun long variant; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun int irq; 273*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #endif /* __LINUX_MFD_RN5T618_H */ 277