xref: /OK3568_Linux_fs/kernel/include/linux/mfd/rc5t583.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Core driver interface to access RICOH_RC5T583 power management chip.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  * Author: Laxman dewangan <ldewangan@nvidia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on code
9*4882a593Smuzhiyun  *      Copyright (C) 2011 RICOH COMPANY,LTD
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __LINUX_MFD_RC5T583_H
13*4882a593Smuzhiyun #define __LINUX_MFD_RC5T583_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Maximum number of main interrupts */
20*4882a593Smuzhiyun #define MAX_MAIN_INTERRUPT		5
21*4882a593Smuzhiyun #define RC5T583_MAX_GPEDGE_REG		2
22*4882a593Smuzhiyun #define RC5T583_MAX_INTERRUPT_EN_REGS	8
23*4882a593Smuzhiyun #define RC5T583_MAX_INTERRUPT_MASK_REGS	9
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Interrupt enable register */
26*4882a593Smuzhiyun #define RC5T583_INT_EN_SYS1	0x19
27*4882a593Smuzhiyun #define RC5T583_INT_EN_SYS2	0x1D
28*4882a593Smuzhiyun #define RC5T583_INT_EN_DCDC	0x41
29*4882a593Smuzhiyun #define RC5T583_INT_EN_RTC	0xED
30*4882a593Smuzhiyun #define RC5T583_INT_EN_ADC1	0x90
31*4882a593Smuzhiyun #define RC5T583_INT_EN_ADC2	0x91
32*4882a593Smuzhiyun #define RC5T583_INT_EN_ADC3	0x92
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Interrupt status registers (monitor regs in Ricoh)*/
35*4882a593Smuzhiyun #define RC5T583_INTC_INTPOL	0xAD
36*4882a593Smuzhiyun #define RC5T583_INTC_INTEN	0xAE
37*4882a593Smuzhiyun #define RC5T583_INTC_INTMON	0xAF
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define RC5T583_INT_MON_GRP	0xAF
40*4882a593Smuzhiyun #define RC5T583_INT_MON_SYS1	0x1B
41*4882a593Smuzhiyun #define RC5T583_INT_MON_SYS2	0x1F
42*4882a593Smuzhiyun #define RC5T583_INT_MON_DCDC	0x43
43*4882a593Smuzhiyun #define RC5T583_INT_MON_RTC	0xEE
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Interrupt clearing registers */
46*4882a593Smuzhiyun #define RC5T583_INT_IR_SYS1	0x1A
47*4882a593Smuzhiyun #define RC5T583_INT_IR_SYS2	0x1E
48*4882a593Smuzhiyun #define RC5T583_INT_IR_DCDC	0x42
49*4882a593Smuzhiyun #define RC5T583_INT_IR_RTC	0xEE
50*4882a593Smuzhiyun #define RC5T583_INT_IR_ADCL	0x94
51*4882a593Smuzhiyun #define RC5T583_INT_IR_ADCH	0x95
52*4882a593Smuzhiyun #define RC5T583_INT_IR_ADCEND	0x96
53*4882a593Smuzhiyun #define RC5T583_INT_IR_GPIOR	0xA9
54*4882a593Smuzhiyun #define RC5T583_INT_IR_GPIOF	0xAA
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Sleep sequence registers */
57*4882a593Smuzhiyun #define RC5T583_SLPSEQ1		0x21
58*4882a593Smuzhiyun #define RC5T583_SLPSEQ2		0x22
59*4882a593Smuzhiyun #define RC5T583_SLPSEQ3		0x23
60*4882a593Smuzhiyun #define RC5T583_SLPSEQ4		0x24
61*4882a593Smuzhiyun #define RC5T583_SLPSEQ5		0x25
62*4882a593Smuzhiyun #define RC5T583_SLPSEQ6		0x26
63*4882a593Smuzhiyun #define RC5T583_SLPSEQ7		0x27
64*4882a593Smuzhiyun #define RC5T583_SLPSEQ8		0x28
65*4882a593Smuzhiyun #define RC5T583_SLPSEQ9		0x29
66*4882a593Smuzhiyun #define RC5T583_SLPSEQ10	0x2A
67*4882a593Smuzhiyun #define RC5T583_SLPSEQ11	0x2B
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Regulator registers */
70*4882a593Smuzhiyun #define RC5T583_REG_DC0CTL	0x30
71*4882a593Smuzhiyun #define RC5T583_REG_DC0DAC	0x31
72*4882a593Smuzhiyun #define RC5T583_REG_DC0LATCTL	0x32
73*4882a593Smuzhiyun #define RC5T583_REG_SR0CTL	0x33
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define RC5T583_REG_DC1CTL	0x34
76*4882a593Smuzhiyun #define RC5T583_REG_DC1DAC	0x35
77*4882a593Smuzhiyun #define RC5T583_REG_DC1LATCTL	0x36
78*4882a593Smuzhiyun #define RC5T583_REG_SR1CTL	0x37
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define RC5T583_REG_DC2CTL	0x38
81*4882a593Smuzhiyun #define RC5T583_REG_DC2DAC	0x39
82*4882a593Smuzhiyun #define RC5T583_REG_DC2LATCTL	0x3A
83*4882a593Smuzhiyun #define RC5T583_REG_SR2CTL	0x3B
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define RC5T583_REG_DC3CTL	0x3C
86*4882a593Smuzhiyun #define RC5T583_REG_DC3DAC	0x3D
87*4882a593Smuzhiyun #define RC5T583_REG_DC3LATCTL	0x3E
88*4882a593Smuzhiyun #define RC5T583_REG_SR3CTL	0x3F
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define RC5T583_REG_LDOEN1	0x50
92*4882a593Smuzhiyun #define RC5T583_REG_LDOEN2	0x51
93*4882a593Smuzhiyun #define RC5T583_REG_LDODIS1	0x52
94*4882a593Smuzhiyun #define RC5T583_REG_LDODIS2	0x53
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define RC5T583_REG_LDO0DAC	0x54
97*4882a593Smuzhiyun #define RC5T583_REG_LDO1DAC	0x55
98*4882a593Smuzhiyun #define RC5T583_REG_LDO2DAC	0x56
99*4882a593Smuzhiyun #define RC5T583_REG_LDO3DAC	0x57
100*4882a593Smuzhiyun #define RC5T583_REG_LDO4DAC	0x58
101*4882a593Smuzhiyun #define RC5T583_REG_LDO5DAC	0x59
102*4882a593Smuzhiyun #define RC5T583_REG_LDO6DAC	0x5A
103*4882a593Smuzhiyun #define RC5T583_REG_LDO7DAC	0x5B
104*4882a593Smuzhiyun #define RC5T583_REG_LDO8DAC	0x5C
105*4882a593Smuzhiyun #define RC5T583_REG_LDO9DAC	0x5D
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define RC5T583_REG_DC0DAC_DS	0x60
108*4882a593Smuzhiyun #define RC5T583_REG_DC1DAC_DS	0x61
109*4882a593Smuzhiyun #define RC5T583_REG_DC2DAC_DS	0x62
110*4882a593Smuzhiyun #define RC5T583_REG_DC3DAC_DS	0x63
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define RC5T583_REG_LDO0DAC_DS	0x64
113*4882a593Smuzhiyun #define RC5T583_REG_LDO1DAC_DS	0x65
114*4882a593Smuzhiyun #define RC5T583_REG_LDO2DAC_DS	0x66
115*4882a593Smuzhiyun #define RC5T583_REG_LDO3DAC_DS	0x67
116*4882a593Smuzhiyun #define RC5T583_REG_LDO4DAC_DS	0x68
117*4882a593Smuzhiyun #define RC5T583_REG_LDO5DAC_DS	0x69
118*4882a593Smuzhiyun #define RC5T583_REG_LDO6DAC_DS	0x6A
119*4882a593Smuzhiyun #define RC5T583_REG_LDO7DAC_DS	0x6B
120*4882a593Smuzhiyun #define RC5T583_REG_LDO8DAC_DS	0x6C
121*4882a593Smuzhiyun #define RC5T583_REG_LDO9DAC_DS	0x6D
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* GPIO register base address */
124*4882a593Smuzhiyun #define RC5T583_GPIO_IOSEL	0xA0
125*4882a593Smuzhiyun #define RC5T583_GPIO_PDEN	0xA1
126*4882a593Smuzhiyun #define RC5T583_GPIO_IOOUT	0xA2
127*4882a593Smuzhiyun #define RC5T583_GPIO_PGSEL	0xA3
128*4882a593Smuzhiyun #define RC5T583_GPIO_GPINV	0xA4
129*4882a593Smuzhiyun #define RC5T583_GPIO_GPDEB	0xA5
130*4882a593Smuzhiyun #define RC5T583_GPIO_GPEDGE1	0xA6
131*4882a593Smuzhiyun #define RC5T583_GPIO_GPEDGE2	0xA7
132*4882a593Smuzhiyun #define RC5T583_GPIO_EN_INT	0xA8
133*4882a593Smuzhiyun #define RC5T583_GPIO_MON_IOIN	0xAB
134*4882a593Smuzhiyun #define RC5T583_GPIO_GPOFUNC	0xAC
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* RTC registers */
137*4882a593Smuzhiyun #define RC5T583_RTC_SEC		0xE0
138*4882a593Smuzhiyun #define RC5T583_RTC_MIN		0xE1
139*4882a593Smuzhiyun #define RC5T583_RTC_HOUR	0xE2
140*4882a593Smuzhiyun #define RC5T583_RTC_WDAY	0xE3
141*4882a593Smuzhiyun #define RC5T583_RTC_DAY		0xE4
142*4882a593Smuzhiyun #define RC5T583_RTC_MONTH	0xE5
143*4882a593Smuzhiyun #define RC5T583_RTC_YEAR	0xE6
144*4882a593Smuzhiyun #define RC5T583_RTC_ADJ		0xE7
145*4882a593Smuzhiyun #define RC5T583_RTC_AW_MIN	0xE8
146*4882a593Smuzhiyun #define RC5T583_RTC_AW_HOUR	0xE9
147*4882a593Smuzhiyun #define RC5T583_RTC_AW_WEEK	0xEA
148*4882a593Smuzhiyun #define RC5T583_RTC_AD_MIN	0xEB
149*4882a593Smuzhiyun #define RC5T583_RTC_AD_HOUR	0xEC
150*4882a593Smuzhiyun #define RC5T583_RTC_CTL1	0xED
151*4882a593Smuzhiyun #define RC5T583_RTC_CTL2	0xEE
152*4882a593Smuzhiyun #define RC5T583_RTC_AY_MIN	0xF0
153*4882a593Smuzhiyun #define RC5T583_RTC_AY_HOUR	0xF1
154*4882a593Smuzhiyun #define RC5T583_RTC_AY_DAY	0xF2
155*4882a593Smuzhiyun #define RC5T583_RTC_AY_MONTH 0xF3
156*4882a593Smuzhiyun #define RC5T583_RTC_AY_YEAR	0xF4
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define RC5T583_MAX_REG		0xF7
159*4882a593Smuzhiyun #define RC5T583_NUM_REGS	(RC5T583_MAX_REG + 1)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* RICOH_RC5T583 IRQ definitions */
162*4882a593Smuzhiyun enum {
163*4882a593Smuzhiyun 	RC5T583_IRQ_ONKEY,
164*4882a593Smuzhiyun 	RC5T583_IRQ_ACOK,
165*4882a593Smuzhiyun 	RC5T583_IRQ_LIDOPEN,
166*4882a593Smuzhiyun 	RC5T583_IRQ_PREOT,
167*4882a593Smuzhiyun 	RC5T583_IRQ_CLKSTP,
168*4882a593Smuzhiyun 	RC5T583_IRQ_ONKEY_OFF,
169*4882a593Smuzhiyun 	RC5T583_IRQ_WD,
170*4882a593Smuzhiyun 	RC5T583_IRQ_EN_PWRREQ1,
171*4882a593Smuzhiyun 	RC5T583_IRQ_EN_PWRREQ2,
172*4882a593Smuzhiyun 	RC5T583_IRQ_PRE_VINDET,
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	RC5T583_IRQ_DC0LIM,
175*4882a593Smuzhiyun 	RC5T583_IRQ_DC1LIM,
176*4882a593Smuzhiyun 	RC5T583_IRQ_DC2LIM,
177*4882a593Smuzhiyun 	RC5T583_IRQ_DC3LIM,
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	RC5T583_IRQ_CTC,
180*4882a593Smuzhiyun 	RC5T583_IRQ_YALE,
181*4882a593Smuzhiyun 	RC5T583_IRQ_DALE,
182*4882a593Smuzhiyun 	RC5T583_IRQ_WALE,
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	RC5T583_IRQ_AIN1L,
185*4882a593Smuzhiyun 	RC5T583_IRQ_AIN2L,
186*4882a593Smuzhiyun 	RC5T583_IRQ_AIN3L,
187*4882a593Smuzhiyun 	RC5T583_IRQ_VBATL,
188*4882a593Smuzhiyun 	RC5T583_IRQ_VIN3L,
189*4882a593Smuzhiyun 	RC5T583_IRQ_VIN8L,
190*4882a593Smuzhiyun 	RC5T583_IRQ_AIN1H,
191*4882a593Smuzhiyun 	RC5T583_IRQ_AIN2H,
192*4882a593Smuzhiyun 	RC5T583_IRQ_AIN3H,
193*4882a593Smuzhiyun 	RC5T583_IRQ_VBATH,
194*4882a593Smuzhiyun 	RC5T583_IRQ_VIN3H,
195*4882a593Smuzhiyun 	RC5T583_IRQ_VIN8H,
196*4882a593Smuzhiyun 	RC5T583_IRQ_ADCEND,
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO0,
199*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO1,
200*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO2,
201*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO3,
202*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO4,
203*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO5,
204*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO6,
205*4882a593Smuzhiyun 	RC5T583_IRQ_GPIO7,
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Should be last entry */
208*4882a593Smuzhiyun 	RC5T583_MAX_IRQS,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* Ricoh583 gpio definitions */
212*4882a593Smuzhiyun enum {
213*4882a593Smuzhiyun 	RC5T583_GPIO0,
214*4882a593Smuzhiyun 	RC5T583_GPIO1,
215*4882a593Smuzhiyun 	RC5T583_GPIO2,
216*4882a593Smuzhiyun 	RC5T583_GPIO3,
217*4882a593Smuzhiyun 	RC5T583_GPIO4,
218*4882a593Smuzhiyun 	RC5T583_GPIO5,
219*4882a593Smuzhiyun 	RC5T583_GPIO6,
220*4882a593Smuzhiyun 	RC5T583_GPIO7,
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Should be last entry */
223*4882a593Smuzhiyun 	RC5T583_MAX_GPIO,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun enum {
227*4882a593Smuzhiyun 	RC5T583_DS_NONE,
228*4882a593Smuzhiyun 	RC5T583_DS_DC0,
229*4882a593Smuzhiyun 	RC5T583_DS_DC1,
230*4882a593Smuzhiyun 	RC5T583_DS_DC2,
231*4882a593Smuzhiyun 	RC5T583_DS_DC3,
232*4882a593Smuzhiyun 	RC5T583_DS_LDO0,
233*4882a593Smuzhiyun 	RC5T583_DS_LDO1,
234*4882a593Smuzhiyun 	RC5T583_DS_LDO2,
235*4882a593Smuzhiyun 	RC5T583_DS_LDO3,
236*4882a593Smuzhiyun 	RC5T583_DS_LDO4,
237*4882a593Smuzhiyun 	RC5T583_DS_LDO5,
238*4882a593Smuzhiyun 	RC5T583_DS_LDO6,
239*4882a593Smuzhiyun 	RC5T583_DS_LDO7,
240*4882a593Smuzhiyun 	RC5T583_DS_LDO8,
241*4882a593Smuzhiyun 	RC5T583_DS_LDO9,
242*4882a593Smuzhiyun 	RC5T583_DS_PSO0,
243*4882a593Smuzhiyun 	RC5T583_DS_PSO1,
244*4882a593Smuzhiyun 	RC5T583_DS_PSO2,
245*4882a593Smuzhiyun 	RC5T583_DS_PSO3,
246*4882a593Smuzhiyun 	RC5T583_DS_PSO4,
247*4882a593Smuzhiyun 	RC5T583_DS_PSO5,
248*4882a593Smuzhiyun 	RC5T583_DS_PSO6,
249*4882a593Smuzhiyun 	RC5T583_DS_PSO7,
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Should be last entry */
252*4882a593Smuzhiyun 	RC5T583_DS_MAX,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * Ricoh pmic RC5T583 supports sleep through two external controls.
257*4882a593Smuzhiyun  * The output of gpios and regulator can be enable/disable through
258*4882a593Smuzhiyun  * this external signals.
259*4882a593Smuzhiyun  */
260*4882a593Smuzhiyun enum {
261*4882a593Smuzhiyun 	RC5T583_EXT_PWRREQ1_CONTROL = 0x1,
262*4882a593Smuzhiyun 	RC5T583_EXT_PWRREQ2_CONTROL = 0x2,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun enum {
266*4882a593Smuzhiyun 	RC5T583_REGULATOR_DC0,
267*4882a593Smuzhiyun 	RC5T583_REGULATOR_DC1,
268*4882a593Smuzhiyun 	RC5T583_REGULATOR_DC2,
269*4882a593Smuzhiyun 	RC5T583_REGULATOR_DC3,
270*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO0,
271*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO1,
272*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO2,
273*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO3,
274*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO4,
275*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO5,
276*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO6,
277*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO7,
278*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO8,
279*4882a593Smuzhiyun 	RC5T583_REGULATOR_LDO9,
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Should be last entry */
282*4882a593Smuzhiyun 	RC5T583_REGULATOR_MAX,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun struct rc5t583 {
286*4882a593Smuzhiyun 	struct device	*dev;
287*4882a593Smuzhiyun 	struct regmap	*regmap;
288*4882a593Smuzhiyun 	int		chip_irq;
289*4882a593Smuzhiyun 	int		irq_base;
290*4882a593Smuzhiyun 	struct mutex	irq_lock;
291*4882a593Smuzhiyun 	unsigned long	group_irq_en[MAX_MAIN_INTERRUPT];
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* For main interrupt bits in INTC */
294*4882a593Smuzhiyun 	uint8_t		intc_inten_reg;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* For group interrupt bits and address */
297*4882a593Smuzhiyun 	uint8_t		irq_en_reg[RC5T583_MAX_INTERRUPT_EN_REGS];
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* For gpio edge */
300*4882a593Smuzhiyun 	uint8_t		gpedge_reg[RC5T583_MAX_GPEDGE_REG];
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * rc5t583_platform_data: Platform data for ricoh rc5t583 pmu.
305*4882a593Smuzhiyun  * The board specific data is provided through this structure.
306*4882a593Smuzhiyun  * @irq_base: Irq base number on which this device registers their interrupts.
307*4882a593Smuzhiyun  * @gpio_base: GPIO base from which gpio of this device will start.
308*4882a593Smuzhiyun  * @enable_shutdown: Enable shutdown through the input pin "shutdown".
309*4882a593Smuzhiyun  * @regulator_deepsleep_slot: The slot number on which device goes to sleep
310*4882a593Smuzhiyun  *		in device sleep mode.
311*4882a593Smuzhiyun  * @regulator_ext_pwr_control: External power request regulator control. The
312*4882a593Smuzhiyun  *		regulator output enable/disable is controlled by the external
313*4882a593Smuzhiyun  *		power request input state.
314*4882a593Smuzhiyun  * @reg_init_data: Regulator init data.
315*4882a593Smuzhiyun  */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun struct rc5t583_platform_data {
318*4882a593Smuzhiyun 	int		irq_base;
319*4882a593Smuzhiyun 	int		gpio_base;
320*4882a593Smuzhiyun 	bool		enable_shutdown;
321*4882a593Smuzhiyun 	int		regulator_deepsleep_slot[RC5T583_REGULATOR_MAX];
322*4882a593Smuzhiyun 	unsigned long	regulator_ext_pwr_control[RC5T583_REGULATOR_MAX];
323*4882a593Smuzhiyun 	struct regulator_init_data *reg_init_data[RC5T583_REGULATOR_MAX];
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
rc5t583_write(struct device * dev,uint8_t reg,uint8_t val)326*4882a593Smuzhiyun static inline int rc5t583_write(struct device *dev, uint8_t reg, uint8_t val)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
329*4882a593Smuzhiyun 	return regmap_write(rc5t583->regmap, reg, val);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
rc5t583_read(struct device * dev,uint8_t reg,uint8_t * val)332*4882a593Smuzhiyun static inline int rc5t583_read(struct device *dev, uint8_t reg, uint8_t *val)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
335*4882a593Smuzhiyun 	unsigned int ival;
336*4882a593Smuzhiyun 	int ret;
337*4882a593Smuzhiyun 	ret = regmap_read(rc5t583->regmap, reg, &ival);
338*4882a593Smuzhiyun 	if (!ret)
339*4882a593Smuzhiyun 		*val = (uint8_t)ival;
340*4882a593Smuzhiyun 	return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
rc5t583_set_bits(struct device * dev,unsigned int reg,unsigned int bit_mask)343*4882a593Smuzhiyun static inline int rc5t583_set_bits(struct device *dev, unsigned int reg,
344*4882a593Smuzhiyun 			unsigned int bit_mask)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
347*4882a593Smuzhiyun 	return regmap_update_bits(rc5t583->regmap, reg, bit_mask, bit_mask);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
rc5t583_clear_bits(struct device * dev,unsigned int reg,unsigned int bit_mask)350*4882a593Smuzhiyun static inline int rc5t583_clear_bits(struct device *dev, unsigned int reg,
351*4882a593Smuzhiyun 			unsigned int bit_mask)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
354*4882a593Smuzhiyun 	return regmap_update_bits(rc5t583->regmap, reg, bit_mask, 0);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
rc5t583_update(struct device * dev,unsigned int reg,unsigned int val,unsigned int mask)357*4882a593Smuzhiyun static inline int rc5t583_update(struct device *dev, unsigned int reg,
358*4882a593Smuzhiyun 		unsigned int val, unsigned int mask)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
361*4882a593Smuzhiyun 	return regmap_update_bits(rc5t583->regmap, reg, mask, val);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun int rc5t583_ext_power_req_config(struct device *dev, int deepsleep_id,
365*4882a593Smuzhiyun 	int ext_pwr_req, int deepsleep_slot_nr);
366*4882a593Smuzhiyun int rc5t583_irq_init(struct rc5t583 *rc5t583, int irq, int irq_base);
367*4882a593Smuzhiyun int rc5t583_irq_exit(struct rc5t583 *rc5t583);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #endif
370