1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * The register defines are based on earlier cpcap.h in Motorola Linux kernel
4*4882a593Smuzhiyun * tree.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2007-2009 Motorola, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Rewritten for the real register offsets instead of enumeration
9*4882a593Smuzhiyun * to make the defines usable with Linux kernel regmap support
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2016 Tony Lindgren <tony@atomide.com>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define CPCAP_VENDOR_ST 0
18*4882a593Smuzhiyun #define CPCAP_VENDOR_TI 1
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CPCAP_REVISION_MAJOR(r) (((r) >> 4) + 1)
21*4882a593Smuzhiyun #define CPCAP_REVISION_MINOR(r) ((r) & 0xf)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CPCAP_REVISION_1_0 0x08
24*4882a593Smuzhiyun #define CPCAP_REVISION_1_1 0x09
25*4882a593Smuzhiyun #define CPCAP_REVISION_2_0 0x10
26*4882a593Smuzhiyun #define CPCAP_REVISION_2_1 0x11
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* CPCAP registers */
29*4882a593Smuzhiyun #define CPCAP_REG_INT1 0x0000 /* Interrupt 1 */
30*4882a593Smuzhiyun #define CPCAP_REG_INT2 0x0004 /* Interrupt 2 */
31*4882a593Smuzhiyun #define CPCAP_REG_INT3 0x0008 /* Interrupt 3 */
32*4882a593Smuzhiyun #define CPCAP_REG_INT4 0x000c /* Interrupt 4 */
33*4882a593Smuzhiyun #define CPCAP_REG_INTM1 0x0010 /* Interrupt Mask 1 */
34*4882a593Smuzhiyun #define CPCAP_REG_INTM2 0x0014 /* Interrupt Mask 2 */
35*4882a593Smuzhiyun #define CPCAP_REG_INTM3 0x0018 /* Interrupt Mask 3 */
36*4882a593Smuzhiyun #define CPCAP_REG_INTM4 0x001c /* Interrupt Mask 4 */
37*4882a593Smuzhiyun #define CPCAP_REG_INTS1 0x0020 /* Interrupt Sense 1 */
38*4882a593Smuzhiyun #define CPCAP_REG_INTS2 0x0024 /* Interrupt Sense 2 */
39*4882a593Smuzhiyun #define CPCAP_REG_INTS3 0x0028 /* Interrupt Sense 3 */
40*4882a593Smuzhiyun #define CPCAP_REG_INTS4 0x002c /* Interrupt Sense 4 */
41*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN1 0x0030 /* Resource Assignment 1 */
42*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN2 0x0034 /* Resource Assignment 2 */
43*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN3 0x0038 /* Resource Assignment 3 */
44*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN4 0x003c /* Resource Assignment 4 */
45*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN5 0x0040 /* Resource Assignment 5 */
46*4882a593Smuzhiyun #define CPCAP_REG_ASSIGN6 0x0044 /* Resource Assignment 6 */
47*4882a593Smuzhiyun #define CPCAP_REG_VERSC1 0x0048 /* Version Control 1 */
48*4882a593Smuzhiyun #define CPCAP_REG_VERSC2 0x004c /* Version Control 2 */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define CPCAP_REG_MI1 0x0200 /* Macro Interrupt 1 */
51*4882a593Smuzhiyun #define CPCAP_REG_MIM1 0x0204 /* Macro Interrupt Mask 1 */
52*4882a593Smuzhiyun #define CPCAP_REG_MI2 0x0208 /* Macro Interrupt 2 */
53*4882a593Smuzhiyun #define CPCAP_REG_MIM2 0x020c /* Macro Interrupt Mask 2 */
54*4882a593Smuzhiyun #define CPCAP_REG_UCC1 0x0210 /* UC Control 1 */
55*4882a593Smuzhiyun #define CPCAP_REG_UCC2 0x0214 /* UC Control 2 */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define CPCAP_REG_PC1 0x021c /* Power Cut 1 */
58*4882a593Smuzhiyun #define CPCAP_REG_PC2 0x0220 /* Power Cut 2 */
59*4882a593Smuzhiyun #define CPCAP_REG_BPEOL 0x0224 /* BP and EOL */
60*4882a593Smuzhiyun #define CPCAP_REG_PGC 0x0228 /* Power Gate and Control */
61*4882a593Smuzhiyun #define CPCAP_REG_MT1 0x022c /* Memory Transfer 1 */
62*4882a593Smuzhiyun #define CPCAP_REG_MT2 0x0230 /* Memory Transfer 2 */
63*4882a593Smuzhiyun #define CPCAP_REG_MT3 0x0234 /* Memory Transfer 3 */
64*4882a593Smuzhiyun #define CPCAP_REG_PF 0x0238 /* Print Format */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define CPCAP_REG_SCC 0x0400 /* System Clock Control */
67*4882a593Smuzhiyun #define CPCAP_REG_SW1 0x0404 /* Stop Watch 1 */
68*4882a593Smuzhiyun #define CPCAP_REG_SW2 0x0408 /* Stop Watch 2 */
69*4882a593Smuzhiyun #define CPCAP_REG_UCTM 0x040c /* UC Turbo Mode */
70*4882a593Smuzhiyun #define CPCAP_REG_TOD1 0x0410 /* Time of Day 1 */
71*4882a593Smuzhiyun #define CPCAP_REG_TOD2 0x0414 /* Time of Day 2 */
72*4882a593Smuzhiyun #define CPCAP_REG_TODA1 0x0418 /* Time of Day Alarm 1 */
73*4882a593Smuzhiyun #define CPCAP_REG_TODA2 0x041c /* Time of Day Alarm 2 */
74*4882a593Smuzhiyun #define CPCAP_REG_DAY 0x0420 /* Day */
75*4882a593Smuzhiyun #define CPCAP_REG_DAYA 0x0424 /* Day Alarm */
76*4882a593Smuzhiyun #define CPCAP_REG_VAL1 0x0428 /* Validity 1 */
77*4882a593Smuzhiyun #define CPCAP_REG_VAL2 0x042c /* Validity 2 */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define CPCAP_REG_SDVSPLL 0x0600 /* Switcher DVS and PLL */
80*4882a593Smuzhiyun #define CPCAP_REG_SI2CC1 0x0604 /* Switcher I2C Control 1 */
81*4882a593Smuzhiyun #define CPCAP_REG_Si2CC2 0x0608 /* Switcher I2C Control 2 */
82*4882a593Smuzhiyun #define CPCAP_REG_S1C1 0x060c /* Switcher 1 Control 1 */
83*4882a593Smuzhiyun #define CPCAP_REG_S1C2 0x0610 /* Switcher 1 Control 2 */
84*4882a593Smuzhiyun #define CPCAP_REG_S2C1 0x0614 /* Switcher 2 Control 1 */
85*4882a593Smuzhiyun #define CPCAP_REG_S2C2 0x0618 /* Switcher 2 Control 2 */
86*4882a593Smuzhiyun #define CPCAP_REG_S3C 0x061c /* Switcher 3 Control */
87*4882a593Smuzhiyun #define CPCAP_REG_S4C1 0x0620 /* Switcher 4 Control 1 */
88*4882a593Smuzhiyun #define CPCAP_REG_S4C2 0x0624 /* Switcher 4 Control 2 */
89*4882a593Smuzhiyun #define CPCAP_REG_S5C 0x0628 /* Switcher 5 Control */
90*4882a593Smuzhiyun #define CPCAP_REG_S6C 0x062c /* Switcher 6 Control */
91*4882a593Smuzhiyun #define CPCAP_REG_VCAMC 0x0630 /* VCAM Control */
92*4882a593Smuzhiyun #define CPCAP_REG_VCSIC 0x0634 /* VCSI Control */
93*4882a593Smuzhiyun #define CPCAP_REG_VDACC 0x0638 /* VDAC Control */
94*4882a593Smuzhiyun #define CPCAP_REG_VDIGC 0x063c /* VDIG Control */
95*4882a593Smuzhiyun #define CPCAP_REG_VFUSEC 0x0640 /* VFUSE Control */
96*4882a593Smuzhiyun #define CPCAP_REG_VHVIOC 0x0644 /* VHVIO Control */
97*4882a593Smuzhiyun #define CPCAP_REG_VSDIOC 0x0648 /* VSDIO Control */
98*4882a593Smuzhiyun #define CPCAP_REG_VPLLC 0x064c /* VPLL Control */
99*4882a593Smuzhiyun #define CPCAP_REG_VRF1C 0x0650 /* VRF1 Control */
100*4882a593Smuzhiyun #define CPCAP_REG_VRF2C 0x0654 /* VRF2 Control */
101*4882a593Smuzhiyun #define CPCAP_REG_VRFREFC 0x0658 /* VRFREF Control */
102*4882a593Smuzhiyun #define CPCAP_REG_VWLAN1C 0x065c /* VWLAN1 Control */
103*4882a593Smuzhiyun #define CPCAP_REG_VWLAN2C 0x0660 /* VWLAN2 Control */
104*4882a593Smuzhiyun #define CPCAP_REG_VSIMC 0x0664 /* VSIM Control */
105*4882a593Smuzhiyun #define CPCAP_REG_VVIBC 0x0668 /* VVIB Control */
106*4882a593Smuzhiyun #define CPCAP_REG_VUSBC 0x066c /* VUSB Control */
107*4882a593Smuzhiyun #define CPCAP_REG_VUSBINT1C 0x0670 /* VUSBINT1 Control */
108*4882a593Smuzhiyun #define CPCAP_REG_VUSBINT2C 0x0674 /* VUSBINT2 Control */
109*4882a593Smuzhiyun #define CPCAP_REG_URT 0x0678 /* Useroff Regulator Trigger */
110*4882a593Smuzhiyun #define CPCAP_REG_URM1 0x067c /* Useroff Regulator Mask 1 */
111*4882a593Smuzhiyun #define CPCAP_REG_URM2 0x0680 /* Useroff Regulator Mask 2 */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define CPCAP_REG_VAUDIOC 0x0800 /* VAUDIO Control */
114*4882a593Smuzhiyun #define CPCAP_REG_CC 0x0804 /* Codec Control */
115*4882a593Smuzhiyun #define CPCAP_REG_CDI 0x0808 /* Codec Digital Interface */
116*4882a593Smuzhiyun #define CPCAP_REG_SDAC 0x080c /* Stereo DAC */
117*4882a593Smuzhiyun #define CPCAP_REG_SDACDI 0x0810 /* Stereo DAC Digital Interface */
118*4882a593Smuzhiyun #define CPCAP_REG_TXI 0x0814 /* TX Inputs */
119*4882a593Smuzhiyun #define CPCAP_REG_TXMP 0x0818 /* TX MIC PGA's */
120*4882a593Smuzhiyun #define CPCAP_REG_RXOA 0x081c /* RX Output Amplifiers */
121*4882a593Smuzhiyun #define CPCAP_REG_RXVC 0x0820 /* RX Volume Control */
122*4882a593Smuzhiyun #define CPCAP_REG_RXCOA 0x0824 /* RX Codec to Output Amps */
123*4882a593Smuzhiyun #define CPCAP_REG_RXSDOA 0x0828 /* RX Stereo DAC to Output Amps */
124*4882a593Smuzhiyun #define CPCAP_REG_RXEPOA 0x082c /* RX External PGA to Output Amps */
125*4882a593Smuzhiyun #define CPCAP_REG_RXLL 0x0830 /* RX Low Latency */
126*4882a593Smuzhiyun #define CPCAP_REG_A2LA 0x0834 /* A2 Loudspeaker Amplifier */
127*4882a593Smuzhiyun #define CPCAP_REG_MIPIS1 0x0838 /* MIPI Slimbus 1 */
128*4882a593Smuzhiyun #define CPCAP_REG_MIPIS2 0x083c /* MIPI Slimbus 2 */
129*4882a593Smuzhiyun #define CPCAP_REG_MIPIS3 0x0840 /* MIPI Slimbus 3. */
130*4882a593Smuzhiyun #define CPCAP_REG_LVAB 0x0844 /* LMR Volume and A4 Balanced. */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define CPCAP_REG_CCC1 0x0a00 /* Coulomb Counter Control 1 */
133*4882a593Smuzhiyun #define CPCAP_REG_CRM 0x0a04 /* Charger and Reverse Mode */
134*4882a593Smuzhiyun #define CPCAP_REG_CCCC2 0x0a08 /* Coincell and Coulomb Ctr Ctrl 2 */
135*4882a593Smuzhiyun #define CPCAP_REG_CCS1 0x0a0c /* Coulomb Counter Sample 1 */
136*4882a593Smuzhiyun #define CPCAP_REG_CCS2 0x0a10 /* Coulomb Counter Sample 2 */
137*4882a593Smuzhiyun #define CPCAP_REG_CCA1 0x0a14 /* Coulomb Counter Accumulator 1 */
138*4882a593Smuzhiyun #define CPCAP_REG_CCA2 0x0a18 /* Coulomb Counter Accumulator 2 */
139*4882a593Smuzhiyun #define CPCAP_REG_CCM 0x0a1c /* Coulomb Counter Mode */
140*4882a593Smuzhiyun #define CPCAP_REG_CCO 0x0a20 /* Coulomb Counter Offset */
141*4882a593Smuzhiyun #define CPCAP_REG_CCI 0x0a24 /* Coulomb Counter Integrator */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define CPCAP_REG_ADCC1 0x0c00 /* A/D Converter Configuration 1 */
144*4882a593Smuzhiyun #define CPCAP_REG_ADCC2 0x0c04 /* A/D Converter Configuration 2 */
145*4882a593Smuzhiyun #define CPCAP_REG_ADCD0 0x0c08 /* A/D Converter Data 0 */
146*4882a593Smuzhiyun #define CPCAP_REG_ADCD1 0x0c0c /* A/D Converter Data 1 */
147*4882a593Smuzhiyun #define CPCAP_REG_ADCD2 0x0c10 /* A/D Converter Data 2 */
148*4882a593Smuzhiyun #define CPCAP_REG_ADCD3 0x0c14 /* A/D Converter Data 3 */
149*4882a593Smuzhiyun #define CPCAP_REG_ADCD4 0x0c18 /* A/D Converter Data 4 */
150*4882a593Smuzhiyun #define CPCAP_REG_ADCD5 0x0c1c /* A/D Converter Data 5 */
151*4882a593Smuzhiyun #define CPCAP_REG_ADCD6 0x0c20 /* A/D Converter Data 6 */
152*4882a593Smuzhiyun #define CPCAP_REG_ADCD7 0x0c24 /* A/D Converter Data 7 */
153*4882a593Smuzhiyun #define CPCAP_REG_ADCAL1 0x0c28 /* A/D Converter Calibration 1 */
154*4882a593Smuzhiyun #define CPCAP_REG_ADCAL2 0x0c2c /* A/D Converter Calibration 2 */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define CPCAP_REG_USBC1 0x0e00 /* USB Control 1 */
157*4882a593Smuzhiyun #define CPCAP_REG_USBC2 0x0e04 /* USB Control 2 */
158*4882a593Smuzhiyun #define CPCAP_REG_USBC3 0x0e08 /* USB Control 3 */
159*4882a593Smuzhiyun #define CPCAP_REG_UVIDL 0x0e0c /* ULPI Vendor ID Low */
160*4882a593Smuzhiyun #define CPCAP_REG_UVIDH 0x0e10 /* ULPI Vendor ID High */
161*4882a593Smuzhiyun #define CPCAP_REG_UPIDL 0x0e14 /* ULPI Product ID Low */
162*4882a593Smuzhiyun #define CPCAP_REG_UPIDH 0x0e18 /* ULPI Product ID High */
163*4882a593Smuzhiyun #define CPCAP_REG_UFC1 0x0e1c /* ULPI Function Control 1 */
164*4882a593Smuzhiyun #define CPCAP_REG_UFC2 0x0e20 /* ULPI Function Control 2 */
165*4882a593Smuzhiyun #define CPCAP_REG_UFC3 0x0e24 /* ULPI Function Control 3 */
166*4882a593Smuzhiyun #define CPCAP_REG_UIC1 0x0e28 /* ULPI Interface Control 1 */
167*4882a593Smuzhiyun #define CPCAP_REG_UIC2 0x0e2c /* ULPI Interface Control 2 */
168*4882a593Smuzhiyun #define CPCAP_REG_UIC3 0x0e30 /* ULPI Interface Control 3 */
169*4882a593Smuzhiyun #define CPCAP_REG_USBOTG1 0x0e34 /* USB OTG Control 1 */
170*4882a593Smuzhiyun #define CPCAP_REG_USBOTG2 0x0e38 /* USB OTG Control 2 */
171*4882a593Smuzhiyun #define CPCAP_REG_USBOTG3 0x0e3c /* USB OTG Control 3 */
172*4882a593Smuzhiyun #define CPCAP_REG_UIER1 0x0e40 /* USB Interrupt Enable Rising 1 */
173*4882a593Smuzhiyun #define CPCAP_REG_UIER2 0x0e44 /* USB Interrupt Enable Rising 2 */
174*4882a593Smuzhiyun #define CPCAP_REG_UIER3 0x0e48 /* USB Interrupt Enable Rising 3 */
175*4882a593Smuzhiyun #define CPCAP_REG_UIEF1 0x0e4c /* USB Interrupt Enable Falling 1 */
176*4882a593Smuzhiyun #define CPCAP_REG_UIEF2 0x0e50 /* USB Interrupt Enable Falling 1 */
177*4882a593Smuzhiyun #define CPCAP_REG_UIEF3 0x0e54 /* USB Interrupt Enable Falling 1 */
178*4882a593Smuzhiyun #define CPCAP_REG_UIS 0x0e58 /* USB Interrupt Status */
179*4882a593Smuzhiyun #define CPCAP_REG_UIL 0x0e5c /* USB Interrupt Latch */
180*4882a593Smuzhiyun #define CPCAP_REG_USBD 0x0e60 /* USB Debug */
181*4882a593Smuzhiyun #define CPCAP_REG_SCR1 0x0e64 /* Scratch 1 */
182*4882a593Smuzhiyun #define CPCAP_REG_SCR2 0x0e68 /* Scratch 2 */
183*4882a593Smuzhiyun #define CPCAP_REG_SCR3 0x0e6c /* Scratch 3 */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define CPCAP_REG_VMC 0x0eac /* Video Mux Control */
186*4882a593Smuzhiyun #define CPCAP_REG_OWDC 0x0eb0 /* One Wire Device Control */
187*4882a593Smuzhiyun #define CPCAP_REG_GPIO0 0x0eb4 /* GPIO 0 Control */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define CPCAP_REG_GPIO1 0x0ebc /* GPIO 1 Control */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define CPCAP_REG_GPIO2 0x0ec4 /* GPIO 2 Control */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define CPCAP_REG_GPIO3 0x0ecc /* GPIO 3 Control */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define CPCAP_REG_GPIO4 0x0ed4 /* GPIO 4 Control */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define CPCAP_REG_GPIO5 0x0edc /* GPIO 5 Control */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define CPCAP_REG_GPIO6 0x0ee4 /* GPIO 6 Control */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define CPCAP_REG_MDLC 0x1000 /* Main Display Lighting Control */
202*4882a593Smuzhiyun #define CPCAP_REG_KLC 0x1004 /* Keypad Lighting Control */
203*4882a593Smuzhiyun #define CPCAP_REG_ADLC 0x1008 /* Aux Display Lighting Control */
204*4882a593Smuzhiyun #define CPCAP_REG_REDC 0x100c /* Red Triode Control */
205*4882a593Smuzhiyun #define CPCAP_REG_GREENC 0x1010 /* Green Triode Control */
206*4882a593Smuzhiyun #define CPCAP_REG_BLUEC 0x1014 /* Blue Triode Control */
207*4882a593Smuzhiyun #define CPCAP_REG_CFC 0x1018 /* Camera Flash Control */
208*4882a593Smuzhiyun #define CPCAP_REG_ABC 0x101c /* Adaptive Boost Control */
209*4882a593Smuzhiyun #define CPCAP_REG_BLEDC 0x1020 /* Bluetooth LED Control */
210*4882a593Smuzhiyun #define CPCAP_REG_CLEDC 0x1024 /* Camera Privacy LED Control */
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define CPCAP_REG_OW1C 0x1200 /* One Wire 1 Command */
213*4882a593Smuzhiyun #define CPCAP_REG_OW1D 0x1204 /* One Wire 1 Data */
214*4882a593Smuzhiyun #define CPCAP_REG_OW1I 0x1208 /* One Wire 1 Interrupt */
215*4882a593Smuzhiyun #define CPCAP_REG_OW1IE 0x120c /* One Wire 1 Interrupt Enable */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define CPCAP_REG_OW1 0x1214 /* One Wire 1 Control */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define CPCAP_REG_OW2C 0x1220 /* One Wire 2 Command */
220*4882a593Smuzhiyun #define CPCAP_REG_OW2D 0x1224 /* One Wire 2 Data */
221*4882a593Smuzhiyun #define CPCAP_REG_OW2I 0x1228 /* One Wire 2 Interrupt */
222*4882a593Smuzhiyun #define CPCAP_REG_OW2IE 0x122c /* One Wire 2 Interrupt Enable */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define CPCAP_REG_OW2 0x1234 /* One Wire 2 Control */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define CPCAP_REG_OW3C 0x1240 /* One Wire 3 Command */
227*4882a593Smuzhiyun #define CPCAP_REG_OW3D 0x1244 /* One Wire 3 Data */
228*4882a593Smuzhiyun #define CPCAP_REG_OW3I 0x1248 /* One Wire 3 Interrupt */
229*4882a593Smuzhiyun #define CPCAP_REG_OW3IE 0x124c /* One Wire 3 Interrupt Enable */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define CPCAP_REG_OW3 0x1254 /* One Wire 3 Control */
232*4882a593Smuzhiyun #define CPCAP_REG_GCAIC 0x1258 /* GCAI Clock Control */
233*4882a593Smuzhiyun #define CPCAP_REG_GCAIM 0x125c /* GCAI GPIO Mode */
234*4882a593Smuzhiyun #define CPCAP_REG_LGDIR 0x1260 /* LMR GCAI GPIO Direction */
235*4882a593Smuzhiyun #define CPCAP_REG_LGPU 0x1264 /* LMR GCAI GPIO Pull-up */
236*4882a593Smuzhiyun #define CPCAP_REG_LGPIN 0x1268 /* LMR GCAI GPIO Pin */
237*4882a593Smuzhiyun #define CPCAP_REG_LGMASK 0x126c /* LMR GCAI GPIO Mask */
238*4882a593Smuzhiyun #define CPCAP_REG_LDEB 0x1270 /* LMR Debounce Settings */
239*4882a593Smuzhiyun #define CPCAP_REG_LGDET 0x1274 /* LMR GCAI Detach Detect */
240*4882a593Smuzhiyun #define CPCAP_REG_LMISC 0x1278 /* LMR Misc Bits */
241*4882a593Smuzhiyun #define CPCAP_REG_LMACE 0x127c /* LMR Mace IC Support */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define CPCAP_REG_TEST 0x7c00 /* Test */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define CPCAP_REG_ST_TEST1 0x7d08 /* ST Test1 */
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define CPCAP_REG_ST_TEST2 0x7d18 /* ST Test2 */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * Helpers for child devices to check the revision and vendor.
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * REVISIT: No documentation for the bits below, please update
253*4882a593Smuzhiyun * to use proper names for defines when available.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun
cpcap_get_revision(struct device * dev,struct regmap * regmap,u16 * revision)256*4882a593Smuzhiyun static inline int cpcap_get_revision(struct device *dev,
257*4882a593Smuzhiyun struct regmap *regmap,
258*4882a593Smuzhiyun u16 *revision)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun unsigned int val;
261*4882a593Smuzhiyun int ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ret = regmap_read(regmap, CPCAP_REG_VERSC1, &val);
264*4882a593Smuzhiyun if (ret) {
265*4882a593Smuzhiyun dev_err(dev, "Could not read revision\n");
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun *revision = ((val >> 3) & 0x7) | ((val << 3) & 0x38);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
cpcap_get_vendor(struct device * dev,struct regmap * regmap,u16 * vendor)275*4882a593Smuzhiyun static inline int cpcap_get_vendor(struct device *dev,
276*4882a593Smuzhiyun struct regmap *regmap,
277*4882a593Smuzhiyun u16 *vendor)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun unsigned int val;
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = regmap_read(regmap, CPCAP_REG_VERSC1, &val);
283*4882a593Smuzhiyun if (ret) {
284*4882a593Smuzhiyun dev_err(dev, "Could not read vendor\n");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun *vendor = (val >> 6) & 0x7;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun extern int cpcap_sense_virq(struct regmap *regmap, int virq);
295