xref: /OK3568_Linux_fs/kernel/include/linux/mfd/max8997-private.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * max8997-private.h - Voltage regulator driver for the Maxim 8997
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2010 Samsung Electrnoics
6*4882a593Smuzhiyun  *  MyungJoo Ham <myungjoo.ham@samsung.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __LINUX_MFD_MAX8997_PRIV_H
10*4882a593Smuzhiyun #define __LINUX_MFD_MAX8997_PRIV_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/export.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define MAX8997_REG_INVALID	(0xff)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun enum max8997_pmic_reg {
19*4882a593Smuzhiyun 	MAX8997_REG_PMIC_ID0	= 0x00,
20*4882a593Smuzhiyun 	MAX8997_REG_PMIC_ID1	= 0x01,
21*4882a593Smuzhiyun 	MAX8997_REG_INTSRC	= 0x02,
22*4882a593Smuzhiyun 	MAX8997_REG_INT1	= 0x03,
23*4882a593Smuzhiyun 	MAX8997_REG_INT2	= 0x04,
24*4882a593Smuzhiyun 	MAX8997_REG_INT3	= 0x05,
25*4882a593Smuzhiyun 	MAX8997_REG_INT4	= 0x06,
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	MAX8997_REG_INT1MSK	= 0x08,
28*4882a593Smuzhiyun 	MAX8997_REG_INT2MSK	= 0x09,
29*4882a593Smuzhiyun 	MAX8997_REG_INT3MSK	= 0x0a,
30*4882a593Smuzhiyun 	MAX8997_REG_INT4MSK	= 0x0b,
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	MAX8997_REG_STATUS1	= 0x0d,
33*4882a593Smuzhiyun 	MAX8997_REG_STATUS2	= 0x0e,
34*4882a593Smuzhiyun 	MAX8997_REG_STATUS3	= 0x0f,
35*4882a593Smuzhiyun 	MAX8997_REG_STATUS4	= 0x10,
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	MAX8997_REG_MAINCON1	= 0x13,
38*4882a593Smuzhiyun 	MAX8997_REG_MAINCON2	= 0x14,
39*4882a593Smuzhiyun 	MAX8997_REG_BUCKRAMP	= 0x15,
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	MAX8997_REG_BUCK1CTRL	= 0x18,
42*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS1	= 0x19,
43*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS2	= 0x1a,
44*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS3	= 0x1b,
45*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS4	= 0x1c,
46*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS5	= 0x1d,
47*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS6	= 0x1e,
48*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS7	= 0x1f,
49*4882a593Smuzhiyun 	MAX8997_REG_BUCK1DVS8	= 0x20,
50*4882a593Smuzhiyun 	MAX8997_REG_BUCK2CTRL	= 0x21,
51*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS1	= 0x22,
52*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS2	= 0x23,
53*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS3	= 0x24,
54*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS4	= 0x25,
55*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS5	= 0x26,
56*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS6	= 0x27,
57*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS7	= 0x28,
58*4882a593Smuzhiyun 	MAX8997_REG_BUCK2DVS8	= 0x29,
59*4882a593Smuzhiyun 	MAX8997_REG_BUCK3CTRL	= 0x2a,
60*4882a593Smuzhiyun 	MAX8997_REG_BUCK3DVS	= 0x2b,
61*4882a593Smuzhiyun 	MAX8997_REG_BUCK4CTRL	= 0x2c,
62*4882a593Smuzhiyun 	MAX8997_REG_BUCK4DVS	= 0x2d,
63*4882a593Smuzhiyun 	MAX8997_REG_BUCK5CTRL	= 0x2e,
64*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS1	= 0x2f,
65*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS2	= 0x30,
66*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS3	= 0x31,
67*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS4	= 0x32,
68*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS5	= 0x33,
69*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS6	= 0x34,
70*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS7	= 0x35,
71*4882a593Smuzhiyun 	MAX8997_REG_BUCK5DVS8	= 0x36,
72*4882a593Smuzhiyun 	MAX8997_REG_BUCK6CTRL	= 0x37,
73*4882a593Smuzhiyun 	MAX8997_REG_BUCK6BPSKIPCTRL	= 0x38,
74*4882a593Smuzhiyun 	MAX8997_REG_BUCK7CTRL	= 0x39,
75*4882a593Smuzhiyun 	MAX8997_REG_BUCK7DVS	= 0x3a,
76*4882a593Smuzhiyun 	MAX8997_REG_LDO1CTRL	= 0x3b,
77*4882a593Smuzhiyun 	MAX8997_REG_LDO2CTRL	= 0x3c,
78*4882a593Smuzhiyun 	MAX8997_REG_LDO3CTRL	= 0x3d,
79*4882a593Smuzhiyun 	MAX8997_REG_LDO4CTRL	= 0x3e,
80*4882a593Smuzhiyun 	MAX8997_REG_LDO5CTRL	= 0x3f,
81*4882a593Smuzhiyun 	MAX8997_REG_LDO6CTRL	= 0x40,
82*4882a593Smuzhiyun 	MAX8997_REG_LDO7CTRL	= 0x41,
83*4882a593Smuzhiyun 	MAX8997_REG_LDO8CTRL	= 0x42,
84*4882a593Smuzhiyun 	MAX8997_REG_LDO9CTRL	= 0x43,
85*4882a593Smuzhiyun 	MAX8997_REG_LDO10CTRL	= 0x44,
86*4882a593Smuzhiyun 	MAX8997_REG_LDO11CTRL	= 0x45,
87*4882a593Smuzhiyun 	MAX8997_REG_LDO12CTRL	= 0x46,
88*4882a593Smuzhiyun 	MAX8997_REG_LDO13CTRL	= 0x47,
89*4882a593Smuzhiyun 	MAX8997_REG_LDO14CTRL	= 0x48,
90*4882a593Smuzhiyun 	MAX8997_REG_LDO15CTRL	= 0x49,
91*4882a593Smuzhiyun 	MAX8997_REG_LDO16CTRL	= 0x4a,
92*4882a593Smuzhiyun 	MAX8997_REG_LDO17CTRL	= 0x4b,
93*4882a593Smuzhiyun 	MAX8997_REG_LDO18CTRL	= 0x4c,
94*4882a593Smuzhiyun 	MAX8997_REG_LDO21CTRL	= 0x4d,
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL1	= 0x50,
97*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL2	= 0x51,
98*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL3	= 0x52,
99*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL4	= 0x53,
100*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL5	= 0x54,
101*4882a593Smuzhiyun 	MAX8997_REG_MBCCTRL6	= 0x55,
102*4882a593Smuzhiyun 	MAX8997_REG_OTPCGHCVS	= 0x56,
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	MAX8997_REG_SAFEOUTCTRL	= 0x5a,
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	MAX8997_REG_LBCNFG1	= 0x5e,
107*4882a593Smuzhiyun 	MAX8997_REG_LBCNFG2	= 0x5f,
108*4882a593Smuzhiyun 	MAX8997_REG_BBCCTRL	= 0x60,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	MAX8997_REG_FLASH1_CUR	= 0x63, /* 0x63 ~ 0x6e for FLASH */
111*4882a593Smuzhiyun 	MAX8997_REG_FLASH2_CUR	= 0x64,
112*4882a593Smuzhiyun 	MAX8997_REG_MOVIE_CUR	= 0x65,
113*4882a593Smuzhiyun 	MAX8997_REG_GSMB_CUR	= 0x66,
114*4882a593Smuzhiyun 	MAX8997_REG_BOOST_CNTL	= 0x67,
115*4882a593Smuzhiyun 	MAX8997_REG_LEN_CNTL	= 0x68,
116*4882a593Smuzhiyun 	MAX8997_REG_FLASH_CNTL	= 0x69,
117*4882a593Smuzhiyun 	MAX8997_REG_WDT_CNTL	= 0x6a,
118*4882a593Smuzhiyun 	MAX8997_REG_MAXFLASH1	= 0x6b,
119*4882a593Smuzhiyun 	MAX8997_REG_MAXFLASH2	= 0x6c,
120*4882a593Smuzhiyun 	MAX8997_REG_FLASHSTATUS	= 0x6d,
121*4882a593Smuzhiyun 	MAX8997_REG_FLASHSTATUSMASK	= 0x6e,
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL1	= 0x70,
124*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL2	= 0x71,
125*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL3	= 0x72,
126*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL4	= 0x73,
127*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL5	= 0x74,
128*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL6	= 0x75,
129*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL7	= 0x76,
130*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL8	= 0x77,
131*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL9	= 0x78,
132*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL10	= 0x79,
133*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL11	= 0x7a,
134*4882a593Smuzhiyun 	MAX8997_REG_GPIOCNTL12	= 0x7b,
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	MAX8997_REG_LDO1CONFIG	= 0x80,
137*4882a593Smuzhiyun 	MAX8997_REG_LDO2CONFIG	= 0x81,
138*4882a593Smuzhiyun 	MAX8997_REG_LDO3CONFIG	= 0x82,
139*4882a593Smuzhiyun 	MAX8997_REG_LDO4CONFIG	= 0x83,
140*4882a593Smuzhiyun 	MAX8997_REG_LDO5CONFIG	= 0x84,
141*4882a593Smuzhiyun 	MAX8997_REG_LDO6CONFIG	= 0x85,
142*4882a593Smuzhiyun 	MAX8997_REG_LDO7CONFIG	= 0x86,
143*4882a593Smuzhiyun 	MAX8997_REG_LDO8CONFIG	= 0x87,
144*4882a593Smuzhiyun 	MAX8997_REG_LDO9CONFIG	= 0x88,
145*4882a593Smuzhiyun 	MAX8997_REG_LDO10CONFIG	= 0x89,
146*4882a593Smuzhiyun 	MAX8997_REG_LDO11CONFIG	= 0x8a,
147*4882a593Smuzhiyun 	MAX8997_REG_LDO12CONFIG	= 0x8b,
148*4882a593Smuzhiyun 	MAX8997_REG_LDO13CONFIG	= 0x8c,
149*4882a593Smuzhiyun 	MAX8997_REG_LDO14CONFIG	= 0x8d,
150*4882a593Smuzhiyun 	MAX8997_REG_LDO15CONFIG	= 0x8e,
151*4882a593Smuzhiyun 	MAX8997_REG_LDO16CONFIG	= 0x8f,
152*4882a593Smuzhiyun 	MAX8997_REG_LDO17CONFIG	= 0x90,
153*4882a593Smuzhiyun 	MAX8997_REG_LDO18CONFIG	= 0x91,
154*4882a593Smuzhiyun 	MAX8997_REG_LDO21CONFIG	= 0x92,
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	MAX8997_REG_DVSOKTIMER1	= 0x97,
157*4882a593Smuzhiyun 	MAX8997_REG_DVSOKTIMER2	= 0x98,
158*4882a593Smuzhiyun 	MAX8997_REG_DVSOKTIMER4	= 0x99,
159*4882a593Smuzhiyun 	MAX8997_REG_DVSOKTIMER5	= 0x9a,
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	MAX8997_REG_PMIC_END	= 0x9b,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun enum max8997_muic_reg {
165*4882a593Smuzhiyun 	MAX8997_MUIC_REG_ID		= 0x0,
166*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INT1		= 0x1,
167*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INT2		= 0x2,
168*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INT3		= 0x3,
169*4882a593Smuzhiyun 	MAX8997_MUIC_REG_STATUS1	= 0x4,
170*4882a593Smuzhiyun 	MAX8997_MUIC_REG_STATUS2	= 0x5,
171*4882a593Smuzhiyun 	MAX8997_MUIC_REG_STATUS3	= 0x6,
172*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INTMASK1	= 0x7,
173*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INTMASK2	= 0x8,
174*4882a593Smuzhiyun 	MAX8997_MUIC_REG_INTMASK3	= 0x9,
175*4882a593Smuzhiyun 	MAX8997_MUIC_REG_CDETCTRL	= 0xa,
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	MAX8997_MUIC_REG_CONTROL1	= 0xc,
178*4882a593Smuzhiyun 	MAX8997_MUIC_REG_CONTROL2	= 0xd,
179*4882a593Smuzhiyun 	MAX8997_MUIC_REG_CONTROL3	= 0xe,
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	MAX8997_MUIC_REG_END		= 0xf,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* MAX8997-MUIC STATUS1 register */
185*4882a593Smuzhiyun #define STATUS1_ADC_SHIFT		0
186*4882a593Smuzhiyun #define STATUS1_ADCLOW_SHIFT		5
187*4882a593Smuzhiyun #define STATUS1_ADCERR_SHIFT		6
188*4882a593Smuzhiyun #define STATUS1_ADC_MASK		(0x1f << STATUS1_ADC_SHIFT)
189*4882a593Smuzhiyun #define STATUS1_ADCLOW_MASK		(0x1 << STATUS1_ADCLOW_SHIFT)
190*4882a593Smuzhiyun #define STATUS1_ADCERR_MASK		(0x1 << STATUS1_ADCERR_SHIFT)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* MAX8997-MUIC STATUS2 register */
193*4882a593Smuzhiyun #define STATUS2_CHGTYP_SHIFT		0
194*4882a593Smuzhiyun #define STATUS2_CHGDETRUN_SHIFT		3
195*4882a593Smuzhiyun #define STATUS2_DCDTMR_SHIFT		4
196*4882a593Smuzhiyun #define STATUS2_DBCHG_SHIFT		5
197*4882a593Smuzhiyun #define STATUS2_VBVOLT_SHIFT		6
198*4882a593Smuzhiyun #define STATUS2_CHGTYP_MASK		(0x7 << STATUS2_CHGTYP_SHIFT)
199*4882a593Smuzhiyun #define STATUS2_CHGDETRUN_MASK		(0x1 << STATUS2_CHGDETRUN_SHIFT)
200*4882a593Smuzhiyun #define STATUS2_DCDTMR_MASK		(0x1 << STATUS2_DCDTMR_SHIFT)
201*4882a593Smuzhiyun #define STATUS2_DBCHG_MASK		(0x1 << STATUS2_DBCHG_SHIFT)
202*4882a593Smuzhiyun #define STATUS2_VBVOLT_MASK		(0x1 << STATUS2_VBVOLT_SHIFT)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* MAX8997-MUIC STATUS3 register */
205*4882a593Smuzhiyun #define STATUS3_OVP_SHIFT		2
206*4882a593Smuzhiyun #define STATUS3_OVP_MASK		(0x1 << STATUS3_OVP_SHIFT)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* MAX8997-MUIC CONTROL1 register */
209*4882a593Smuzhiyun #define COMN1SW_SHIFT			0
210*4882a593Smuzhiyun #define COMP2SW_SHIFT			3
211*4882a593Smuzhiyun #define COMN1SW_MASK			(0x7 << COMN1SW_SHIFT)
212*4882a593Smuzhiyun #define COMP2SW_MASK			(0x7 << COMP2SW_SHIFT)
213*4882a593Smuzhiyun #define COMP_SW_MASK		(COMP2SW_MASK | COMN1SW_MASK)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define CONTROL1_SW_USB			((1 << COMP2SW_SHIFT) \
216*4882a593Smuzhiyun 						| (1 << COMN1SW_SHIFT))
217*4882a593Smuzhiyun #define CONTROL1_SW_AUDIO		((2 << COMP2SW_SHIFT) \
218*4882a593Smuzhiyun 						| (2 << COMN1SW_SHIFT))
219*4882a593Smuzhiyun #define CONTROL1_SW_UART		((3 << COMP2SW_SHIFT) \
220*4882a593Smuzhiyun 						| (3 << COMN1SW_SHIFT))
221*4882a593Smuzhiyun #define CONTROL1_SW_OPEN		((0 << COMP2SW_SHIFT) \
222*4882a593Smuzhiyun 						| (0 << COMN1SW_SHIFT))
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define CONTROL2_LOWPWR_SHIFT		(0)
225*4882a593Smuzhiyun #define CONTROL2_ADCEN_SHIFT		(1)
226*4882a593Smuzhiyun #define CONTROL2_CPEN_SHIFT		(2)
227*4882a593Smuzhiyun #define CONTROL2_SFOUTASRT_SHIFT	(3)
228*4882a593Smuzhiyun #define CONTROL2_SFOUTORD_SHIFT		(4)
229*4882a593Smuzhiyun #define CONTROL2_ACCDET_SHIFT		(5)
230*4882a593Smuzhiyun #define CONTROL2_USBCPINT_SHIFT		(6)
231*4882a593Smuzhiyun #define CONTROL2_RCPS_SHIFT		(7)
232*4882a593Smuzhiyun #define CONTROL2_LOWPWR_MASK		(0x1 << CONTROL2_LOWPWR_SHIFT)
233*4882a593Smuzhiyun #define CONTROL2_ADCEN_MASK		(0x1 << CONTROL2_ADCEN_SHIFT)
234*4882a593Smuzhiyun #define CONTROL2_CPEN_MASK		(0x1 << CONTROL2_CPEN_SHIFT)
235*4882a593Smuzhiyun #define CONTROL2_SFOUTASRT_MASK		(0x1 << CONTROL2_SFOUTASRT_SHIFT)
236*4882a593Smuzhiyun #define CONTROL2_SFOUTORD_MASK		(0x1 << CONTROL2_SFOUTORD_SHIFT)
237*4882a593Smuzhiyun #define CONTROL2_ACCDET_MASK		(0x1 << CONTROL2_ACCDET_SHIFT)
238*4882a593Smuzhiyun #define CONTROL2_USBCPINT_MASK		(0x1 << CONTROL2_USBCPINT_SHIFT)
239*4882a593Smuzhiyun #define CONTROL2_RCPS_MASK		(0x1 << CONTROL2_RCPS_SHIFT)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define CONTROL3_JIGSET_SHIFT		(0)
242*4882a593Smuzhiyun #define CONTROL3_BTLDSET_SHIFT		(2)
243*4882a593Smuzhiyun #define CONTROL3_ADCDBSET_SHIFT		(4)
244*4882a593Smuzhiyun #define CONTROL3_JIGSET_MASK		(0x3 << CONTROL3_JIGSET_SHIFT)
245*4882a593Smuzhiyun #define CONTROL3_BTLDSET_MASK		(0x3 << CONTROL3_BTLDSET_SHIFT)
246*4882a593Smuzhiyun #define CONTROL3_ADCDBSET_MASK		(0x3 << CONTROL3_ADCDBSET_SHIFT)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun enum max8997_haptic_reg {
249*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_GENERAL	= 0x00,
250*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_CONF1	= 0x01,
251*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_CONF2	= 0x02,
252*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_DRVCONF	= 0x03,
253*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_CYCLECONF1	= 0x04,
254*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_CYCLECONF2	= 0x05,
255*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGCONF1	= 0x06,
256*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGCONF2	= 0x07,
257*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGCONF3	= 0x08,
258*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGCONF4	= 0x09,
259*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGDC1	= 0x0a,
260*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGDC2	= 0x0b,
261*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGPWMDC1	= 0x0c,
262*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGPWMDC2	= 0x0d,
263*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGPWMDC3	= 0x0e,
264*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_SIGPWMDC4	= 0x0f,
265*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_MTR_REV	= 0x10,
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	MAX8997_HAPTIC_REG_END		= 0x11,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* slave addr = 0x0c: using "2nd part" of rev4 datasheet */
271*4882a593Smuzhiyun enum max8997_rtc_reg {
272*4882a593Smuzhiyun 	MAX8997_RTC_CTRLMASK		= 0x02,
273*4882a593Smuzhiyun 	MAX8997_RTC_CTRL		= 0x03,
274*4882a593Smuzhiyun 	MAX8997_RTC_UPDATE1		= 0x04,
275*4882a593Smuzhiyun 	MAX8997_RTC_UPDATE2		= 0x05,
276*4882a593Smuzhiyun 	MAX8997_RTC_WTSR_SMPL		= 0x06,
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	MAX8997_RTC_SEC			= 0x10,
279*4882a593Smuzhiyun 	MAX8997_RTC_MIN			= 0x11,
280*4882a593Smuzhiyun 	MAX8997_RTC_HOUR		= 0x12,
281*4882a593Smuzhiyun 	MAX8997_RTC_DAY_OF_WEEK		= 0x13,
282*4882a593Smuzhiyun 	MAX8997_RTC_MONTH		= 0x14,
283*4882a593Smuzhiyun 	MAX8997_RTC_YEAR		= 0x15,
284*4882a593Smuzhiyun 	MAX8997_RTC_DAY_OF_MONTH	= 0x16,
285*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_SEC		= 0x17,
286*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_MIN		= 0x18,
287*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_HOUR		= 0x19,
288*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_DAY_OF_WEEK	= 0x1a,
289*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_MONTH	= 0x1b,
290*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_YEAR		= 0x1c,
291*4882a593Smuzhiyun 	MAX8997_RTC_ALARM1_DAY_OF_MONTH	= 0x1d,
292*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_SEC		= 0x1e,
293*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_MIN		= 0x1f,
294*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_HOUR		= 0x20,
295*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_DAY_OF_WEEK	= 0x21,
296*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_MONTH	= 0x22,
297*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_YEAR		= 0x23,
298*4882a593Smuzhiyun 	MAX8997_RTC_ALARM2_DAY_OF_MONTH	= 0x24,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun enum max8997_irq_source {
302*4882a593Smuzhiyun 	PMIC_INT1 = 0,
303*4882a593Smuzhiyun 	PMIC_INT2,
304*4882a593Smuzhiyun 	PMIC_INT3,
305*4882a593Smuzhiyun 	PMIC_INT4,
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	FUEL_GAUGE, /* Ignored (MAX17042 driver handles) */
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	MUIC_INT1,
310*4882a593Smuzhiyun 	MUIC_INT2,
311*4882a593Smuzhiyun 	MUIC_INT3,
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	GPIO_LOW, /* Not implemented */
314*4882a593Smuzhiyun 	GPIO_HI, /* Not implemented */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	FLASH_STATUS, /* Not implemented */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	MAX8997_IRQ_GROUP_NR,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun enum max8997_irq {
322*4882a593Smuzhiyun 	MAX8997_PMICIRQ_PWRONR,
323*4882a593Smuzhiyun 	MAX8997_PMICIRQ_PWRONF,
324*4882a593Smuzhiyun 	MAX8997_PMICIRQ_PWRON1SEC,
325*4882a593Smuzhiyun 	MAX8997_PMICIRQ_JIGONR,
326*4882a593Smuzhiyun 	MAX8997_PMICIRQ_JIGONF,
327*4882a593Smuzhiyun 	MAX8997_PMICIRQ_LOWBAT2,
328*4882a593Smuzhiyun 	MAX8997_PMICIRQ_LOWBAT1,
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	MAX8997_PMICIRQ_JIGR,
331*4882a593Smuzhiyun 	MAX8997_PMICIRQ_JIGF,
332*4882a593Smuzhiyun 	MAX8997_PMICIRQ_MR,
333*4882a593Smuzhiyun 	MAX8997_PMICIRQ_DVS1OK,
334*4882a593Smuzhiyun 	MAX8997_PMICIRQ_DVS2OK,
335*4882a593Smuzhiyun 	MAX8997_PMICIRQ_DVS3OK,
336*4882a593Smuzhiyun 	MAX8997_PMICIRQ_DVS4OK,
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	MAX8997_PMICIRQ_CHGINS,
339*4882a593Smuzhiyun 	MAX8997_PMICIRQ_CHGRM,
340*4882a593Smuzhiyun 	MAX8997_PMICIRQ_DCINOVP,
341*4882a593Smuzhiyun 	MAX8997_PMICIRQ_TOPOFFR,
342*4882a593Smuzhiyun 	MAX8997_PMICIRQ_CHGRSTF,
343*4882a593Smuzhiyun 	MAX8997_PMICIRQ_MBCHGTMEXPD,
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	MAX8997_PMICIRQ_RTC60S,
346*4882a593Smuzhiyun 	MAX8997_PMICIRQ_RTCA1,
347*4882a593Smuzhiyun 	MAX8997_PMICIRQ_RTCA2,
348*4882a593Smuzhiyun 	MAX8997_PMICIRQ_SMPL_INT,
349*4882a593Smuzhiyun 	MAX8997_PMICIRQ_RTC1S,
350*4882a593Smuzhiyun 	MAX8997_PMICIRQ_WTSR,
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	MAX8997_MUICIRQ_ADCError,
353*4882a593Smuzhiyun 	MAX8997_MUICIRQ_ADCLow,
354*4882a593Smuzhiyun 	MAX8997_MUICIRQ_ADC,
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	MAX8997_MUICIRQ_VBVolt,
357*4882a593Smuzhiyun 	MAX8997_MUICIRQ_DBChg,
358*4882a593Smuzhiyun 	MAX8997_MUICIRQ_DCDTmr,
359*4882a593Smuzhiyun 	MAX8997_MUICIRQ_ChgDetRun,
360*4882a593Smuzhiyun 	MAX8997_MUICIRQ_ChgTyp,
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	MAX8997_MUICIRQ_OVP,
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	MAX8997_IRQ_NR,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define MAX8997_NUM_GPIO	12
368*4882a593Smuzhiyun struct max8997_dev {
369*4882a593Smuzhiyun 	struct device *dev;
370*4882a593Smuzhiyun 	struct max8997_platform_data *pdata;
371*4882a593Smuzhiyun 	struct i2c_client *i2c; /* 0xcc / PMIC, Battery Control, and FLASH */
372*4882a593Smuzhiyun 	struct i2c_client *rtc; /* slave addr 0x0c */
373*4882a593Smuzhiyun 	struct i2c_client *haptic; /* slave addr 0x90 */
374*4882a593Smuzhiyun 	struct i2c_client *muic; /* slave addr 0x4a */
375*4882a593Smuzhiyun 	struct mutex iolock;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	unsigned long type;
378*4882a593Smuzhiyun 	struct platform_device *battery; /* battery control (not fuel gauge) */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	int irq;
381*4882a593Smuzhiyun 	int ono;
382*4882a593Smuzhiyun 	struct irq_domain *irq_domain;
383*4882a593Smuzhiyun 	struct mutex irqlock;
384*4882a593Smuzhiyun 	int irq_masks_cur[MAX8997_IRQ_GROUP_NR];
385*4882a593Smuzhiyun 	int irq_masks_cache[MAX8997_IRQ_GROUP_NR];
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* For hibernation */
388*4882a593Smuzhiyun 	u8 reg_dump[MAX8997_REG_PMIC_END + MAX8997_MUIC_REG_END +
389*4882a593Smuzhiyun 		MAX8997_HAPTIC_REG_END];
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	bool gpio_status[MAX8997_NUM_GPIO];
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun enum max8997_types {
395*4882a593Smuzhiyun 	TYPE_MAX8997,
396*4882a593Smuzhiyun 	TYPE_MAX8966,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun extern int max8997_irq_init(struct max8997_dev *max8997);
400*4882a593Smuzhiyun extern void max8997_irq_exit(struct max8997_dev *max8997);
401*4882a593Smuzhiyun extern int max8997_irq_resume(struct max8997_dev *max8997);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun extern int max8997_read_reg(struct i2c_client *i2c, u8 reg, u8 *dest);
404*4882a593Smuzhiyun extern int max8997_bulk_read(struct i2c_client *i2c, u8 reg, int count,
405*4882a593Smuzhiyun 				u8 *buf);
406*4882a593Smuzhiyun extern int max8997_write_reg(struct i2c_client *i2c, u8 reg, u8 value);
407*4882a593Smuzhiyun extern int max8997_bulk_write(struct i2c_client *i2c, u8 reg, int count,
408*4882a593Smuzhiyun 				u8 *buf);
409*4882a593Smuzhiyun extern int max8997_update_reg(struct i2c_client *i2c, u8 reg, u8 val, u8 mask);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define MAX8997_GPIO_INT_BOTH	(0x3 << 4)
412*4882a593Smuzhiyun #define MAX8997_GPIO_INT_RISE	(0x2 << 4)
413*4882a593Smuzhiyun #define MAX8997_GPIO_INT_FALL	(0x1 << 4)
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define MAX8997_GPIO_INT_MASK	(0x3 << 4)
416*4882a593Smuzhiyun #define MAX8997_GPIO_DATA_MASK	(0x1 << 2)
417*4882a593Smuzhiyun #endif /*  __LINUX_MFD_MAX8997_PRIV_H */
418