xref: /OK3568_Linux_fs/kernel/include/linux/mfd/max8907.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Functions to access MAX8907 power management chip.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Gyungoh Yoo <jack.yoo@maxim-ic.com>
6*4882a593Smuzhiyun  * Copyright (C) 2012, NVIDIA CORPORATION. All rights reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __LINUX_MFD_MAX8907_H
10*4882a593Smuzhiyun #define __LINUX_MFD_MAX8907_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/pm.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define MAX8907_GEN_I2C_ADDR		(0x78 >> 1)
16*4882a593Smuzhiyun #define MAX8907_ADC_I2C_ADDR		(0x8e >> 1)
17*4882a593Smuzhiyun #define MAX8907_RTC_I2C_ADDR		(0xd0 >> 1)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* MAX8907 register map */
20*4882a593Smuzhiyun #define MAX8907_REG_SYSENSEL		0x00
21*4882a593Smuzhiyun #define MAX8907_REG_ON_OFF_IRQ1		0x01
22*4882a593Smuzhiyun #define MAX8907_REG_ON_OFF_IRQ1_MASK	0x02
23*4882a593Smuzhiyun #define MAX8907_REG_ON_OFF_STAT		0x03
24*4882a593Smuzhiyun #define MAX8907_REG_SDCTL1		0x04
25*4882a593Smuzhiyun #define MAX8907_REG_SDSEQCNT1		0x05
26*4882a593Smuzhiyun #define MAX8907_REG_SDV1		0x06
27*4882a593Smuzhiyun #define MAX8907_REG_SDCTL2		0x07
28*4882a593Smuzhiyun #define MAX8907_REG_SDSEQCNT2		0x08
29*4882a593Smuzhiyun #define MAX8907_REG_SDV2		0x09
30*4882a593Smuzhiyun #define MAX8907_REG_SDCTL3		0x0A
31*4882a593Smuzhiyun #define MAX8907_REG_SDSEQCNT3		0x0B
32*4882a593Smuzhiyun #define MAX8907_REG_SDV3		0x0C
33*4882a593Smuzhiyun #define MAX8907_REG_ON_OFF_IRQ2		0x0D
34*4882a593Smuzhiyun #define MAX8907_REG_ON_OFF_IRQ2_MASK	0x0E
35*4882a593Smuzhiyun #define MAX8907_REG_RESET_CNFG		0x0F
36*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL16		0x10
37*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT16		0x11
38*4882a593Smuzhiyun #define MAX8907_REG_LDO16VOUT		0x12
39*4882a593Smuzhiyun #define MAX8907_REG_SDBYSEQCNT		0x13
40*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL17		0x14
41*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT17		0x15
42*4882a593Smuzhiyun #define MAX8907_REG_LDO17VOUT		0x16
43*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL1		0x18
44*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT1		0x19
45*4882a593Smuzhiyun #define MAX8907_REG_LDO1VOUT		0x1A
46*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL2		0x1C
47*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT2		0x1D
48*4882a593Smuzhiyun #define MAX8907_REG_LDO2VOUT		0x1E
49*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL3		0x20
50*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT3		0x21
51*4882a593Smuzhiyun #define MAX8907_REG_LDO3VOUT		0x22
52*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL4		0x24
53*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT4		0x25
54*4882a593Smuzhiyun #define MAX8907_REG_LDO4VOUT		0x26
55*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL5		0x28
56*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT5		0x29
57*4882a593Smuzhiyun #define MAX8907_REG_LDO5VOUT		0x2A
58*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL6		0x2C
59*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT6		0x2D
60*4882a593Smuzhiyun #define MAX8907_REG_LDO6VOUT		0x2E
61*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL7		0x30
62*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT7		0x31
63*4882a593Smuzhiyun #define MAX8907_REG_LDO7VOUT		0x32
64*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL8		0x34
65*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT8		0x35
66*4882a593Smuzhiyun #define MAX8907_REG_LDO8VOUT		0x36
67*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL9		0x38
68*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT9		0x39
69*4882a593Smuzhiyun #define MAX8907_REG_LDO9VOUT		0x3A
70*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL10		0x3C
71*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT10		0x3D
72*4882a593Smuzhiyun #define MAX8907_REG_LDO10VOUT		0x3E
73*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL11		0x40
74*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT11		0x41
75*4882a593Smuzhiyun #define MAX8907_REG_LDO11VOUT		0x42
76*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL12		0x44
77*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT12		0x45
78*4882a593Smuzhiyun #define MAX8907_REG_LDO12VOUT		0x46
79*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL13		0x48
80*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT13		0x49
81*4882a593Smuzhiyun #define MAX8907_REG_LDO13VOUT		0x4A
82*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL14		0x4C
83*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT14		0x4D
84*4882a593Smuzhiyun #define MAX8907_REG_LDO14VOUT		0x4E
85*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL15		0x50
86*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT15		0x51
87*4882a593Smuzhiyun #define MAX8907_REG_LDO15VOUT		0x52
88*4882a593Smuzhiyun #define MAX8907_REG_OUT5VEN		0x54
89*4882a593Smuzhiyun #define MAX8907_REG_OUT5VSEQ		0x55
90*4882a593Smuzhiyun #define MAX8907_REG_OUT33VEN		0x58
91*4882a593Smuzhiyun #define MAX8907_REG_OUT33VSEQ		0x59
92*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL19		0x5C
93*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT19		0x5D
94*4882a593Smuzhiyun #define MAX8907_REG_LDO19VOUT		0x5E
95*4882a593Smuzhiyun #define MAX8907_REG_LBCNFG		0x60
96*4882a593Smuzhiyun #define MAX8907_REG_SEQ1CNFG		0x64
97*4882a593Smuzhiyun #define MAX8907_REG_SEQ2CNFG		0x65
98*4882a593Smuzhiyun #define MAX8907_REG_SEQ3CNFG		0x66
99*4882a593Smuzhiyun #define MAX8907_REG_SEQ4CNFG		0x67
100*4882a593Smuzhiyun #define MAX8907_REG_SEQ5CNFG		0x68
101*4882a593Smuzhiyun #define MAX8907_REG_SEQ6CNFG		0x69
102*4882a593Smuzhiyun #define MAX8907_REG_SEQ7CNFG		0x6A
103*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL18		0x72
104*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT18		0x73
105*4882a593Smuzhiyun #define MAX8907_REG_LDO18VOUT		0x74
106*4882a593Smuzhiyun #define MAX8907_REG_BBAT_CNFG		0x78
107*4882a593Smuzhiyun #define MAX8907_REG_CHG_CNTL1		0x7C
108*4882a593Smuzhiyun #define MAX8907_REG_CHG_CNTL2		0x7D
109*4882a593Smuzhiyun #define MAX8907_REG_CHG_IRQ1		0x7E
110*4882a593Smuzhiyun #define MAX8907_REG_CHG_IRQ2		0x7F
111*4882a593Smuzhiyun #define MAX8907_REG_CHG_IRQ1_MASK	0x80
112*4882a593Smuzhiyun #define MAX8907_REG_CHG_IRQ2_MASK	0x81
113*4882a593Smuzhiyun #define MAX8907_REG_CHG_STAT		0x82
114*4882a593Smuzhiyun #define MAX8907_REG_WLED_MODE_CNTL	0x84
115*4882a593Smuzhiyun #define MAX8907_REG_ILED_CNTL		0x84
116*4882a593Smuzhiyun #define MAX8907_REG_II1RR		0x8E
117*4882a593Smuzhiyun #define MAX8907_REG_II2RR		0x8F
118*4882a593Smuzhiyun #define MAX8907_REG_LDOCTL20		0x9C
119*4882a593Smuzhiyun #define MAX8907_REG_LDOSEQCNT20		0x9D
120*4882a593Smuzhiyun #define MAX8907_REG_LDO20VOUT		0x9E
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* RTC register map */
123*4882a593Smuzhiyun #define MAX8907_REG_RTC_SEC		0x00
124*4882a593Smuzhiyun #define MAX8907_REG_RTC_MIN		0x01
125*4882a593Smuzhiyun #define MAX8907_REG_RTC_HOURS		0x02
126*4882a593Smuzhiyun #define MAX8907_REG_RTC_WEEKDAY		0x03
127*4882a593Smuzhiyun #define MAX8907_REG_RTC_DATE		0x04
128*4882a593Smuzhiyun #define MAX8907_REG_RTC_MONTH		0x05
129*4882a593Smuzhiyun #define MAX8907_REG_RTC_YEAR1		0x06
130*4882a593Smuzhiyun #define MAX8907_REG_RTC_YEAR2		0x07
131*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_SEC		0x08
132*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_MIN		0x09
133*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_HOURS	0x0A
134*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_WEEKDAY	0x0B
135*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_DATE		0x0C
136*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_MONTH	0x0D
137*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_YEAR1	0x0E
138*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_YEAR2	0x0F
139*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_SEC		0x10
140*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_MIN		0x11
141*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_HOURS	0x12
142*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_WEEKDAY	0x13
143*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_DATE		0x14
144*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_MONTH	0x15
145*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_YEAR1	0x16
146*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_YEAR2	0x17
147*4882a593Smuzhiyun #define MAX8907_REG_ALARM0_CNTL		0x18
148*4882a593Smuzhiyun #define MAX8907_REG_ALARM1_CNTL		0x19
149*4882a593Smuzhiyun #define MAX8907_REG_RTC_STATUS		0x1A
150*4882a593Smuzhiyun #define MAX8907_REG_RTC_CNTL		0x1B
151*4882a593Smuzhiyun #define MAX8907_REG_RTC_IRQ		0x1C
152*4882a593Smuzhiyun #define MAX8907_REG_RTC_IRQ_MASK	0x1D
153*4882a593Smuzhiyun #define MAX8907_REG_MPL_CNTL		0x1E
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* ADC and Touch Screen Controller register map */
156*4882a593Smuzhiyun #define MAX8907_CTL			0
157*4882a593Smuzhiyun #define MAX8907_SEQCNT			1
158*4882a593Smuzhiyun #define MAX8907_VOUT			2
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* mask bit fields */
161*4882a593Smuzhiyun #define MAX8907_MASK_LDO_SEQ		0x1C
162*4882a593Smuzhiyun #define MAX8907_MASK_LDO_EN		0x01
163*4882a593Smuzhiyun #define MAX8907_MASK_VBBATTCV		0x03
164*4882a593Smuzhiyun #define MAX8907_MASK_OUT5V_VINEN	0x10
165*4882a593Smuzhiyun #define MAX8907_MASK_OUT5V_ENSRC	0x0E
166*4882a593Smuzhiyun #define MAX8907_MASK_OUT5V_EN		0x01
167*4882a593Smuzhiyun #define MAX8907_MASK_POWER_OFF		0x40
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Regulator IDs */
170*4882a593Smuzhiyun #define MAX8907_MBATT	0
171*4882a593Smuzhiyun #define MAX8907_SD1	1
172*4882a593Smuzhiyun #define MAX8907_SD2	2
173*4882a593Smuzhiyun #define MAX8907_SD3	3
174*4882a593Smuzhiyun #define MAX8907_LDO1	4
175*4882a593Smuzhiyun #define MAX8907_LDO2	5
176*4882a593Smuzhiyun #define MAX8907_LDO3	6
177*4882a593Smuzhiyun #define MAX8907_LDO4	7
178*4882a593Smuzhiyun #define MAX8907_LDO5	8
179*4882a593Smuzhiyun #define MAX8907_LDO6	9
180*4882a593Smuzhiyun #define MAX8907_LDO7	10
181*4882a593Smuzhiyun #define MAX8907_LDO8	11
182*4882a593Smuzhiyun #define MAX8907_LDO9	12
183*4882a593Smuzhiyun #define MAX8907_LDO10	13
184*4882a593Smuzhiyun #define MAX8907_LDO11	14
185*4882a593Smuzhiyun #define MAX8907_LDO12	15
186*4882a593Smuzhiyun #define MAX8907_LDO13	16
187*4882a593Smuzhiyun #define MAX8907_LDO14	17
188*4882a593Smuzhiyun #define MAX8907_LDO15	18
189*4882a593Smuzhiyun #define MAX8907_LDO16	19
190*4882a593Smuzhiyun #define MAX8907_LDO17	20
191*4882a593Smuzhiyun #define MAX8907_LDO18	21
192*4882a593Smuzhiyun #define MAX8907_LDO19	22
193*4882a593Smuzhiyun #define MAX8907_LDO20	23
194*4882a593Smuzhiyun #define MAX8907_OUT5V	24
195*4882a593Smuzhiyun #define MAX8907_OUT33V	25
196*4882a593Smuzhiyun #define MAX8907_BBAT	26
197*4882a593Smuzhiyun #define MAX8907_SDBY	27
198*4882a593Smuzhiyun #define MAX8907_VRTC	28
199*4882a593Smuzhiyun #define MAX8907_NUM_REGULATORS (MAX8907_VRTC + 1)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* IRQ definitions */
202*4882a593Smuzhiyun enum {
203*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_DC_OVP = 0,
204*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_DC_F,
205*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_DC_R,
206*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_THM_OK_R,
207*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_THM_OK_F,
208*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_MBATTLOW_F,
209*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_MBATTLOW_R,
210*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_RST,
211*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_DONE,
212*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_TOPOFF,
213*4882a593Smuzhiyun 	MAX8907_IRQ_VCHG_TMR_FAULT,
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_RSTIN = 0,
216*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_MPL,
217*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SW_3SEC,
218*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_EXTON_F,
219*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_EXTON_R,
220*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SW_1SEC,
221*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SW_F,
222*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SW_R,
223*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SYSCKEN_F,
224*4882a593Smuzhiyun 	MAX8907_IRQ_GPM_SYSCKEN_R,
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	MAX8907_IRQ_RTC_ALARM1 = 0,
227*4882a593Smuzhiyun 	MAX8907_IRQ_RTC_ALARM0,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun struct max8907_platform_data {
231*4882a593Smuzhiyun 	struct regulator_init_data *init_data[MAX8907_NUM_REGULATORS];
232*4882a593Smuzhiyun 	bool pm_off;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun struct regmap_irq_chips_data;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun struct max8907 {
238*4882a593Smuzhiyun 	struct device			*dev;
239*4882a593Smuzhiyun 	struct mutex			irq_lock;
240*4882a593Smuzhiyun 	struct i2c_client		*i2c_gen;
241*4882a593Smuzhiyun 	struct i2c_client		*i2c_rtc;
242*4882a593Smuzhiyun 	struct regmap			*regmap_gen;
243*4882a593Smuzhiyun 	struct regmap			*regmap_rtc;
244*4882a593Smuzhiyun 	struct regmap_irq_chip_data	*irqc_chg;
245*4882a593Smuzhiyun 	struct regmap_irq_chip_data	*irqc_on_off;
246*4882a593Smuzhiyun 	struct regmap_irq_chip_data	*irqc_rtc;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #endif
250