1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Defining registers address and its bit definitions of MAX77620 and MAX20024 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 NVIDIA CORPORATION. All rights reserved. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _MFD_MAX77620_H_ 9*4882a593Smuzhiyun #define _MFD_MAX77620_H_ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/types.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* GLOBAL, PMIC, GPIO, FPS, ONOFFC, CID Registers */ 14*4882a593Smuzhiyun #define MAX77620_REG_CNFGGLBL1 0x00 15*4882a593Smuzhiyun #define MAX77620_REG_CNFGGLBL2 0x01 16*4882a593Smuzhiyun #define MAX77620_REG_CNFGGLBL3 0x02 17*4882a593Smuzhiyun #define MAX77620_REG_CNFG1_32K 0x03 18*4882a593Smuzhiyun #define MAX77620_REG_CNFGBBC 0x04 19*4882a593Smuzhiyun #define MAX77620_REG_IRQTOP 0x05 20*4882a593Smuzhiyun #define MAX77620_REG_INTLBT 0x06 21*4882a593Smuzhiyun #define MAX77620_REG_IRQSD 0x07 22*4882a593Smuzhiyun #define MAX77620_REG_IRQ_LVL2_L0_7 0x08 23*4882a593Smuzhiyun #define MAX77620_REG_IRQ_LVL2_L8 0x09 24*4882a593Smuzhiyun #define MAX77620_REG_IRQ_LVL2_GPIO 0x0A 25*4882a593Smuzhiyun #define MAX77620_REG_ONOFFIRQ 0x0B 26*4882a593Smuzhiyun #define MAX77620_REG_NVERC 0x0C 27*4882a593Smuzhiyun #define MAX77620_REG_IRQTOPM 0x0D 28*4882a593Smuzhiyun #define MAX77620_REG_INTENLBT 0x0E 29*4882a593Smuzhiyun #define MAX77620_REG_IRQMASKSD 0x0F 30*4882a593Smuzhiyun #define MAX77620_REG_IRQ_MSK_L0_7 0x10 31*4882a593Smuzhiyun #define MAX77620_REG_IRQ_MSK_L8 0x11 32*4882a593Smuzhiyun #define MAX77620_REG_ONOFFIRQM 0x12 33*4882a593Smuzhiyun #define MAX77620_REG_STATLBT 0x13 34*4882a593Smuzhiyun #define MAX77620_REG_STATSD 0x14 35*4882a593Smuzhiyun #define MAX77620_REG_ONOFFSTAT 0x15 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* SD and LDO Registers */ 38*4882a593Smuzhiyun #define MAX77620_REG_SD0 0x16 39*4882a593Smuzhiyun #define MAX77620_REG_SD1 0x17 40*4882a593Smuzhiyun #define MAX77620_REG_SD2 0x18 41*4882a593Smuzhiyun #define MAX77620_REG_SD3 0x19 42*4882a593Smuzhiyun #define MAX77620_REG_SD4 0x1A 43*4882a593Smuzhiyun #define MAX77620_REG_DVSSD0 0x1B 44*4882a593Smuzhiyun #define MAX77620_REG_DVSSD1 0x1C 45*4882a593Smuzhiyun #define MAX77620_REG_SD0_CFG 0x1D 46*4882a593Smuzhiyun #define MAX77620_REG_SD1_CFG 0x1E 47*4882a593Smuzhiyun #define MAX77620_REG_SD2_CFG 0x1F 48*4882a593Smuzhiyun #define MAX77620_REG_SD3_CFG 0x20 49*4882a593Smuzhiyun #define MAX77620_REG_SD4_CFG 0x21 50*4882a593Smuzhiyun #define MAX77620_REG_SD_CFG2 0x22 51*4882a593Smuzhiyun #define MAX77620_REG_LDO0_CFG 0x23 52*4882a593Smuzhiyun #define MAX77620_REG_LDO0_CFG2 0x24 53*4882a593Smuzhiyun #define MAX77620_REG_LDO1_CFG 0x25 54*4882a593Smuzhiyun #define MAX77620_REG_LDO1_CFG2 0x26 55*4882a593Smuzhiyun #define MAX77620_REG_LDO2_CFG 0x27 56*4882a593Smuzhiyun #define MAX77620_REG_LDO2_CFG2 0x28 57*4882a593Smuzhiyun #define MAX77620_REG_LDO3_CFG 0x29 58*4882a593Smuzhiyun #define MAX77620_REG_LDO3_CFG2 0x2A 59*4882a593Smuzhiyun #define MAX77620_REG_LDO4_CFG 0x2B 60*4882a593Smuzhiyun #define MAX77620_REG_LDO4_CFG2 0x2C 61*4882a593Smuzhiyun #define MAX77620_REG_LDO5_CFG 0x2D 62*4882a593Smuzhiyun #define MAX77620_REG_LDO5_CFG2 0x2E 63*4882a593Smuzhiyun #define MAX77620_REG_LDO6_CFG 0x2F 64*4882a593Smuzhiyun #define MAX77620_REG_LDO6_CFG2 0x30 65*4882a593Smuzhiyun #define MAX77620_REG_LDO7_CFG 0x31 66*4882a593Smuzhiyun #define MAX77620_REG_LDO7_CFG2 0x32 67*4882a593Smuzhiyun #define MAX77620_REG_LDO8_CFG 0x33 68*4882a593Smuzhiyun #define MAX77620_REG_LDO8_CFG2 0x34 69*4882a593Smuzhiyun #define MAX77620_REG_LDO_CFG3 0x35 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define MAX77620_LDO_SLEW_RATE_MASK 0x1 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* LDO Configuration 3 */ 74*4882a593Smuzhiyun #define MAX77620_TRACK4_MASK BIT(5) 75*4882a593Smuzhiyun #define MAX77620_TRACK4_SHIFT 5 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Voltage */ 78*4882a593Smuzhiyun #define MAX77620_SDX_VOLT_MASK 0xFF 79*4882a593Smuzhiyun #define MAX77620_SD0_VOLT_MASK 0x3F 80*4882a593Smuzhiyun #define MAX77620_SD1_VOLT_MASK 0x7F 81*4882a593Smuzhiyun #define MAX77620_LDO_VOLT_MASK 0x3F 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define MAX77620_REG_GPIO0 0x36 84*4882a593Smuzhiyun #define MAX77620_REG_GPIO1 0x37 85*4882a593Smuzhiyun #define MAX77620_REG_GPIO2 0x38 86*4882a593Smuzhiyun #define MAX77620_REG_GPIO3 0x39 87*4882a593Smuzhiyun #define MAX77620_REG_GPIO4 0x3A 88*4882a593Smuzhiyun #define MAX77620_REG_GPIO5 0x3B 89*4882a593Smuzhiyun #define MAX77620_REG_GPIO6 0x3C 90*4882a593Smuzhiyun #define MAX77620_REG_GPIO7 0x3D 91*4882a593Smuzhiyun #define MAX77620_REG_PUE_GPIO 0x3E 92*4882a593Smuzhiyun #define MAX77620_REG_PDE_GPIO 0x3F 93*4882a593Smuzhiyun #define MAX77620_REG_AME_GPIO 0x40 94*4882a593Smuzhiyun #define MAX77620_REG_ONOFFCNFG1 0x41 95*4882a593Smuzhiyun #define MAX77620_REG_ONOFFCNFG2 0x42 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* FPS Registers */ 98*4882a593Smuzhiyun #define MAX77620_REG_FPS_CFG0 0x43 99*4882a593Smuzhiyun #define MAX77620_REG_FPS_CFG1 0x44 100*4882a593Smuzhiyun #define MAX77620_REG_FPS_CFG2 0x45 101*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO0 0x46 102*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO1 0x47 103*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO2 0x48 104*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO3 0x49 105*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO4 0x4A 106*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO5 0x4B 107*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO6 0x4C 108*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO7 0x4D 109*4882a593Smuzhiyun #define MAX77620_REG_FPS_LDO8 0x4E 110*4882a593Smuzhiyun #define MAX77620_REG_FPS_SD0 0x4F 111*4882a593Smuzhiyun #define MAX77620_REG_FPS_SD1 0x50 112*4882a593Smuzhiyun #define MAX77620_REG_FPS_SD2 0x51 113*4882a593Smuzhiyun #define MAX77620_REG_FPS_SD3 0x52 114*4882a593Smuzhiyun #define MAX77620_REG_FPS_SD4 0x53 115*4882a593Smuzhiyun #define MAX77620_REG_FPS_NONE 0 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define MAX77620_FPS_SRC_MASK 0xC0 118*4882a593Smuzhiyun #define MAX77620_FPS_SRC_SHIFT 6 119*4882a593Smuzhiyun #define MAX77620_FPS_PU_PERIOD_MASK 0x38 120*4882a593Smuzhiyun #define MAX77620_FPS_PU_PERIOD_SHIFT 3 121*4882a593Smuzhiyun #define MAX77620_FPS_PD_PERIOD_MASK 0x07 122*4882a593Smuzhiyun #define MAX77620_FPS_PD_PERIOD_SHIFT 0 123*4882a593Smuzhiyun #define MAX77620_FPS_TIME_PERIOD_MASK 0x38 124*4882a593Smuzhiyun #define MAX77620_FPS_TIME_PERIOD_SHIFT 3 125*4882a593Smuzhiyun #define MAX77620_FPS_EN_SRC_MASK 0x06 126*4882a593Smuzhiyun #define MAX77620_FPS_EN_SRC_SHIFT 1 127*4882a593Smuzhiyun #define MAX77620_FPS_ENFPS_SW_MASK 0x01 128*4882a593Smuzhiyun #define MAX77620_FPS_ENFPS_SW 0x01 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* Minimum and maximum FPS period time (in microseconds) are 131*4882a593Smuzhiyun * different for MAX77620 and Max20024. 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun #define MAX77620_FPS_PERIOD_MIN_US 40 134*4882a593Smuzhiyun #define MAX20024_FPS_PERIOD_MIN_US 20 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define MAX20024_FPS_PERIOD_MAX_US 2560 137*4882a593Smuzhiyun #define MAX77620_FPS_PERIOD_MAX_US 5120 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define MAX77620_REG_FPS_GPIO1 0x54 140*4882a593Smuzhiyun #define MAX77620_REG_FPS_GPIO2 0x55 141*4882a593Smuzhiyun #define MAX77620_REG_FPS_GPIO3 0x56 142*4882a593Smuzhiyun #define MAX77620_REG_FPS_RSO 0x57 143*4882a593Smuzhiyun #define MAX77620_REG_CID0 0x58 144*4882a593Smuzhiyun #define MAX77620_REG_CID1 0x59 145*4882a593Smuzhiyun #define MAX77620_REG_CID2 0x5A 146*4882a593Smuzhiyun #define MAX77620_REG_CID3 0x5B 147*4882a593Smuzhiyun #define MAX77620_REG_CID4 0x5C 148*4882a593Smuzhiyun #define MAX77620_REG_CID5 0x5D 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define MAX77620_REG_DVSSD4 0x5E 151*4882a593Smuzhiyun #define MAX20024_REG_MAX_ADD 0x70 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define MAX77620_CID_DIDM_MASK 0xF0 154*4882a593Smuzhiyun #define MAX77620_CID_DIDM_SHIFT 4 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* CNCG2SD */ 157*4882a593Smuzhiyun #define MAX77620_SD_CNF2_ROVS_EN_SD1 BIT(1) 158*4882a593Smuzhiyun #define MAX77620_SD_CNF2_ROVS_EN_SD0 BIT(2) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Device Identification Metal */ 161*4882a593Smuzhiyun #define MAX77620_CID5_DIDM(n) (((n) >> 4) & 0xF) 162*4882a593Smuzhiyun /* Device Indentification OTP */ 163*4882a593Smuzhiyun #define MAX77620_CID5_DIDO(n) ((n) & 0xF) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* SD CNFG1 */ 166*4882a593Smuzhiyun #define MAX77620_SD_SR_MASK 0xC0 167*4882a593Smuzhiyun #define MAX77620_SD_SR_SHIFT 6 168*4882a593Smuzhiyun #define MAX77620_SD_POWER_MODE_MASK 0x30 169*4882a593Smuzhiyun #define MAX77620_SD_POWER_MODE_SHIFT 4 170*4882a593Smuzhiyun #define MAX77620_SD_CFG1_ADE_MASK BIT(3) 171*4882a593Smuzhiyun #define MAX77620_SD_CFG1_ADE_DISABLE 0 172*4882a593Smuzhiyun #define MAX77620_SD_CFG1_ADE_ENABLE BIT(3) 173*4882a593Smuzhiyun #define MAX77620_SD_FPWM_MASK 0x04 174*4882a593Smuzhiyun #define MAX77620_SD_FPWM_SHIFT 2 175*4882a593Smuzhiyun #define MAX77620_SD_FSRADE_MASK 0x01 176*4882a593Smuzhiyun #define MAX77620_SD_FSRADE_SHIFT 0 177*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FPWM_SD_MASK BIT(2) 178*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FPWM_SD_SKIP 0 179*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FPWM_SD_FPWM BIT(2) 180*4882a593Smuzhiyun #define MAX20024_SD_CFG1_MPOK_MASK BIT(1) 181*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FSRADE_SD_MASK BIT(0) 182*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FSRADE_SD_DISABLE 0 183*4882a593Smuzhiyun #define MAX77620_SD_CFG1_FSRADE_SD_ENABLE BIT(0) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* LDO_CNFG2 */ 186*4882a593Smuzhiyun #define MAX77620_LDO_POWER_MODE_MASK 0xC0 187*4882a593Smuzhiyun #define MAX77620_LDO_POWER_MODE_SHIFT 6 188*4882a593Smuzhiyun #define MAX20024_LDO_CFG2_MPOK_MASK BIT(2) 189*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_ADE_MASK BIT(1) 190*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_ADE_DISABLE 0 191*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_ADE_ENABLE BIT(1) 192*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_SS_MASK BIT(0) 193*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_SS_FAST BIT(0) 194*4882a593Smuzhiyun #define MAX77620_LDO_CFG2_SS_SLOW 0 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_GLBL_MASK BIT(7) 197*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_SD_MASK BIT(6) 198*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_LDO_MASK BIT(5) 199*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_GPIO_MASK BIT(4) 200*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_RTC_MASK BIT(3) 201*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_32K_MASK BIT(2) 202*4882a593Smuzhiyun #define MAX77620_IRQ_TOP_ONOFF_MASK BIT(1) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define MAX77620_IRQ_LBM_MASK BIT(3) 205*4882a593Smuzhiyun #define MAX77620_IRQ_TJALRM1_MASK BIT(2) 206*4882a593Smuzhiyun #define MAX77620_IRQ_TJALRM2_MASK BIT(1) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define MAX77620_PWR_I2C_ADDR 0x3c 209*4882a593Smuzhiyun #define MAX77620_RTC_I2C_ADDR 0x68 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DRV_MASK BIT(0) 212*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DRV_PUSHPULL BIT(0) 213*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DRV_OPENDRAIN 0 214*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DIR_MASK BIT(1) 215*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DIR_INPUT BIT(1) 216*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DIR_OUTPUT 0 217*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_INPUT_VAL_MASK BIT(2) 218*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK BIT(3) 219*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH BIT(3) 220*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW 0 221*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_INT_MASK (0x3 << 4) 222*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_INT_FALLING BIT(4) 223*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_INT_RISING BIT(5) 224*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DBNC_MASK (0x3 << 6) 225*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DBNC_None (0x0 << 6) 226*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DBNC_8ms (0x1 << 6) 227*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DBNC_16ms (0x2 << 6) 228*4882a593Smuzhiyun #define MAX77620_CNFG_GPIO_DBNC_32ms (0x3 << 6) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE0 BIT(0) 231*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE1 BIT(1) 232*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE2 BIT(2) 233*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE3 BIT(3) 234*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE4 BIT(4) 235*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE5 BIT(5) 236*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE6 BIT(6) 237*4882a593Smuzhiyun #define MAX77620_IRQ_LVL2_GPIO_EDGE7 BIT(7) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define MAX77620_CNFG1_32K_OUT0_EN BIT(2) 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG1_SFT_RST BIT(7) 242*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG1_MRT_MASK 0x38 243*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG1_MRT_SHIFT 0x3 244*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG1_SLPEN BIT(2) 245*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG1_PWR_OFF BIT(1) 246*4882a593Smuzhiyun #define MAX20024_ONOFFCNFG1_CLRSE 0x18 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG2_SFT_RST_WK BIT(7) 249*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG2_WD_RST_WK BIT(6) 250*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG2_SLP_LPM_MSK BIT(5) 251*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG2_WK_ALARM1 BIT(2) 252*4882a593Smuzhiyun #define MAX77620_ONOFFCNFG2_WK_EN0 BIT(0) 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define MAX77620_GLBLM_MASK BIT(0) 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define MAX77620_WDTC_MASK 0x3 257*4882a593Smuzhiyun #define MAX77620_WDTOFFC BIT(4) 258*4882a593Smuzhiyun #define MAX77620_WDTSLPC BIT(3) 259*4882a593Smuzhiyun #define MAX77620_WDTEN BIT(2) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define MAX77620_TWD_MASK 0x3 262*4882a593Smuzhiyun #define MAX77620_TWD_2s 0x0 263*4882a593Smuzhiyun #define MAX77620_TWD_16s 0x1 264*4882a593Smuzhiyun #define MAX77620_TWD_64s 0x2 265*4882a593Smuzhiyun #define MAX77620_TWD_128s 0x3 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define MAX77620_CNFGGLBL1_LBDAC_EN BIT(7) 268*4882a593Smuzhiyun #define MAX77620_CNFGGLBL1_MPPLD BIT(6) 269*4882a593Smuzhiyun #define MAX77620_CNFGGLBL1_LBHYST (BIT(5) | BIT(4)) 270*4882a593Smuzhiyun #define MAX77620_CNFGGLBL1_LBDAC 0x0E 271*4882a593Smuzhiyun #define MAX77620_CNFGGLBL1_LBRSTEN BIT(0) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* CNFG BBC registers */ 274*4882a593Smuzhiyun #define MAX77620_CNFGBBC_ENABLE BIT(0) 275*4882a593Smuzhiyun #define MAX77620_CNFGBBC_CURRENT_MASK 0x06 276*4882a593Smuzhiyun #define MAX77620_CNFGBBC_CURRENT_SHIFT 1 277*4882a593Smuzhiyun #define MAX77620_CNFGBBC_VOLTAGE_MASK 0x18 278*4882a593Smuzhiyun #define MAX77620_CNFGBBC_VOLTAGE_SHIFT 3 279*4882a593Smuzhiyun #define MAX77620_CNFGBBC_LOW_CURRENT_DISABLE BIT(5) 280*4882a593Smuzhiyun #define MAX77620_CNFGBBC_RESISTOR_MASK 0xC0 281*4882a593Smuzhiyun #define MAX77620_CNFGBBC_RESISTOR_SHIFT 6 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define MAX77620_FPS_COUNT 3 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* Interrupts */ 286*4882a593Smuzhiyun enum { 287*4882a593Smuzhiyun MAX77620_IRQ_TOP_GLBL, /* Low-Battery */ 288*4882a593Smuzhiyun MAX77620_IRQ_TOP_SD, /* SD power fail */ 289*4882a593Smuzhiyun MAX77620_IRQ_TOP_LDO, /* LDO power fail */ 290*4882a593Smuzhiyun MAX77620_IRQ_TOP_GPIO, /* TOP GPIO internal int to MAX77620 */ 291*4882a593Smuzhiyun MAX77620_IRQ_TOP_RTC, /* RTC */ 292*4882a593Smuzhiyun MAX77620_IRQ_TOP_32K, /* 32kHz oscillator */ 293*4882a593Smuzhiyun MAX77620_IRQ_TOP_ONOFF, /* ON/OFF oscillator */ 294*4882a593Smuzhiyun MAX77620_IRQ_LBT_MBATLOW, /* Thermal alarm status, > 120C */ 295*4882a593Smuzhiyun MAX77620_IRQ_LBT_TJALRM1, /* Thermal alarm status, > 120C */ 296*4882a593Smuzhiyun MAX77620_IRQ_LBT_TJALRM2, /* Thermal alarm status, > 140C */ 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* GPIOs */ 300*4882a593Smuzhiyun enum { 301*4882a593Smuzhiyun MAX77620_GPIO0, 302*4882a593Smuzhiyun MAX77620_GPIO1, 303*4882a593Smuzhiyun MAX77620_GPIO2, 304*4882a593Smuzhiyun MAX77620_GPIO3, 305*4882a593Smuzhiyun MAX77620_GPIO4, 306*4882a593Smuzhiyun MAX77620_GPIO5, 307*4882a593Smuzhiyun MAX77620_GPIO6, 308*4882a593Smuzhiyun MAX77620_GPIO7, 309*4882a593Smuzhiyun MAX77620_GPIO_NR, 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* FPS Source */ 313*4882a593Smuzhiyun enum max77620_fps_src { 314*4882a593Smuzhiyun MAX77620_FPS_SRC_0, 315*4882a593Smuzhiyun MAX77620_FPS_SRC_1, 316*4882a593Smuzhiyun MAX77620_FPS_SRC_2, 317*4882a593Smuzhiyun MAX77620_FPS_SRC_NONE, 318*4882a593Smuzhiyun MAX77620_FPS_SRC_DEF, 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun enum max77620_chip_id { 322*4882a593Smuzhiyun MAX77620, 323*4882a593Smuzhiyun MAX20024, 324*4882a593Smuzhiyun MAX77663, 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun struct max77620_chip { 328*4882a593Smuzhiyun struct device *dev; 329*4882a593Smuzhiyun struct regmap *rmap; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun int chip_irq; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* chip id */ 334*4882a593Smuzhiyun enum max77620_chip_id chip_id; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun bool sleep_enable; 337*4882a593Smuzhiyun bool enable_global_lpm; 338*4882a593Smuzhiyun int shutdown_fps_period[MAX77620_FPS_COUNT]; 339*4882a593Smuzhiyun int suspend_fps_period[MAX77620_FPS_COUNT]; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun struct regmap_irq_chip_data *top_irq_data; 342*4882a593Smuzhiyun struct regmap_irq_chip_data *gpio_irq_data; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #endif /* _MFD_MAX77620_H_ */ 346