xref: /OK3568_Linux_fs/kernel/include/linux/mfd/max14577-private.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * max14577-private.h - Common API for the Maxim 14577/77836 internal sub chip
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Samsung Electrnoics
6*4882a593Smuzhiyun  * Chanwoo Choi <cw00.choi@samsung.com>
7*4882a593Smuzhiyun  * Krzysztof Kozlowski <krzk@kernel.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __MAX14577_PRIVATE_H__
11*4882a593Smuzhiyun #define __MAX14577_PRIVATE_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define I2C_ADDR_PMIC	(0x46 >> 1)
17*4882a593Smuzhiyun #define I2C_ADDR_MUIC	(0x4A >> 1)
18*4882a593Smuzhiyun #define I2C_ADDR_FG	(0x6C >> 1)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum maxim_device_type {
21*4882a593Smuzhiyun 	MAXIM_DEVICE_TYPE_UNKNOWN	= 0,
22*4882a593Smuzhiyun 	MAXIM_DEVICE_TYPE_MAX14577,
23*4882a593Smuzhiyun 	MAXIM_DEVICE_TYPE_MAX77836,
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	MAXIM_DEVICE_TYPE_NUM,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Slave addr = 0x4A: MUIC and Charger */
29*4882a593Smuzhiyun enum max14577_reg {
30*4882a593Smuzhiyun 	MAX14577_REG_DEVICEID		= 0x00,
31*4882a593Smuzhiyun 	MAX14577_REG_INT1		= 0x01,
32*4882a593Smuzhiyun 	MAX14577_REG_INT2		= 0x02,
33*4882a593Smuzhiyun 	MAX14577_REG_INT3		= 0x03,
34*4882a593Smuzhiyun 	MAX14577_REG_STATUS1		= 0x04,
35*4882a593Smuzhiyun 	MAX14577_REG_STATUS2		= 0x05,
36*4882a593Smuzhiyun 	MAX14577_REG_STATUS3		= 0x06,
37*4882a593Smuzhiyun 	MAX14577_REG_INTMASK1		= 0x07,
38*4882a593Smuzhiyun 	MAX14577_REG_INTMASK2		= 0x08,
39*4882a593Smuzhiyun 	MAX14577_REG_INTMASK3		= 0x09,
40*4882a593Smuzhiyun 	MAX14577_REG_CDETCTRL1		= 0x0A,
41*4882a593Smuzhiyun 	MAX14577_REG_RFU		= 0x0B,
42*4882a593Smuzhiyun 	MAX14577_REG_CONTROL1		= 0x0C,
43*4882a593Smuzhiyun 	MAX14577_REG_CONTROL2		= 0x0D,
44*4882a593Smuzhiyun 	MAX14577_REG_CONTROL3		= 0x0E,
45*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL1		= 0x0F,
46*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL2		= 0x10,
47*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL3		= 0x11,
48*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL4		= 0x12,
49*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL5		= 0x13,
50*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL6		= 0x14,
51*4882a593Smuzhiyun 	MAX14577_REG_CHGCTRL7		= 0x15,
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	MAX14577_REG_END,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Slave addr = 0x4A: MUIC */
57*4882a593Smuzhiyun enum max14577_muic_reg {
58*4882a593Smuzhiyun 	MAX14577_MUIC_REG_STATUS1	= 0x04,
59*4882a593Smuzhiyun 	MAX14577_MUIC_REG_STATUS2	= 0x05,
60*4882a593Smuzhiyun 	MAX14577_MUIC_REG_CONTROL1	= 0x0C,
61*4882a593Smuzhiyun 	MAX14577_MUIC_REG_CONTROL3	= 0x0E,
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	MAX14577_MUIC_REG_END,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Combined charger types for max14577 and max77836.
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * On max14577 three lower bits map to STATUS2/CHGTYP field.
70*4882a593Smuzhiyun  * However the max77836 has different two last values of STATUS2/CHGTYP.
71*4882a593Smuzhiyun  * To indicate the difference enum has two additional values for max77836.
72*4882a593Smuzhiyun  * These values are just a register value bitwise OR with 0x8.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun enum max14577_muic_charger_type {
75*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_NONE		= 0x0,
76*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_USB		= 0x1,
77*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_DOWNSTREAM_PORT	= 0x2,
78*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_DEDICATED_CHG	= 0x3,
79*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_SPECIAL_500MA	= 0x4,
80*4882a593Smuzhiyun 	/* Special 1A or 2A charger */
81*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_SPECIAL_1A	= 0x5,
82*4882a593Smuzhiyun 	/* max14577: reserved, used on max77836 */
83*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_RESERVED		= 0x6,
84*4882a593Smuzhiyun 	/* max14577: dead-battery charing with maximum current 100mA */
85*4882a593Smuzhiyun 	MAX14577_CHARGER_TYPE_DEAD_BATTERY	= 0x7,
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * max77836: special charger (bias on D+/D-),
88*4882a593Smuzhiyun 	 * matches register value of 0x6
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	MAX77836_CHARGER_TYPE_SPECIAL_BIAS	= 0xe,
91*4882a593Smuzhiyun 	/* max77836: reserved, register value 0x7 */
92*4882a593Smuzhiyun 	MAX77836_CHARGER_TYPE_RESERVED		= 0xf,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* MAX14577 interrupts */
96*4882a593Smuzhiyun #define MAX14577_INT1_ADC_MASK		BIT(0)
97*4882a593Smuzhiyun #define MAX14577_INT1_ADCLOW_MASK	BIT(1)
98*4882a593Smuzhiyun #define MAX14577_INT1_ADCERR_MASK	BIT(2)
99*4882a593Smuzhiyun #define MAX77836_INT1_ADC1K_MASK	BIT(3)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define MAX14577_INT2_CHGTYP_MASK	BIT(0)
102*4882a593Smuzhiyun #define MAX14577_INT2_CHGDETRUN_MASK	BIT(1)
103*4882a593Smuzhiyun #define MAX14577_INT2_DCDTMR_MASK	BIT(2)
104*4882a593Smuzhiyun #define MAX14577_INT2_DBCHG_MASK	BIT(3)
105*4882a593Smuzhiyun #define MAX14577_INT2_VBVOLT_MASK	BIT(4)
106*4882a593Smuzhiyun #define MAX77836_INT2_VIDRM_MASK	BIT(5)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define MAX14577_INT3_EOC_MASK		BIT(0)
109*4882a593Smuzhiyun #define MAX14577_INT3_CGMBC_MASK	BIT(1)
110*4882a593Smuzhiyun #define MAX14577_INT3_OVP_MASK		BIT(2)
111*4882a593Smuzhiyun #define MAX14577_INT3_MBCCHGERR_MASK	BIT(3)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* MAX14577 DEVICE ID register */
114*4882a593Smuzhiyun #define DEVID_VENDORID_SHIFT		0
115*4882a593Smuzhiyun #define DEVID_DEVICEID_SHIFT		3
116*4882a593Smuzhiyun #define DEVID_VENDORID_MASK		(0x07 << DEVID_VENDORID_SHIFT)
117*4882a593Smuzhiyun #define DEVID_DEVICEID_MASK		(0x1f << DEVID_DEVICEID_SHIFT)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* MAX14577 STATUS1 register */
120*4882a593Smuzhiyun #define STATUS1_ADC_SHIFT		0
121*4882a593Smuzhiyun #define STATUS1_ADCLOW_SHIFT		5
122*4882a593Smuzhiyun #define STATUS1_ADCERR_SHIFT		6
123*4882a593Smuzhiyun #define MAX77836_STATUS1_ADC1K_SHIFT	7
124*4882a593Smuzhiyun #define STATUS1_ADC_MASK		(0x1f << STATUS1_ADC_SHIFT)
125*4882a593Smuzhiyun #define STATUS1_ADCLOW_MASK		BIT(STATUS1_ADCLOW_SHIFT)
126*4882a593Smuzhiyun #define STATUS1_ADCERR_MASK		BIT(STATUS1_ADCERR_SHIFT)
127*4882a593Smuzhiyun #define MAX77836_STATUS1_ADC1K_MASK	BIT(MAX77836_STATUS1_ADC1K_SHIFT)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* MAX14577 STATUS2 register */
130*4882a593Smuzhiyun #define STATUS2_CHGTYP_SHIFT		0
131*4882a593Smuzhiyun #define STATUS2_CHGDETRUN_SHIFT		3
132*4882a593Smuzhiyun #define STATUS2_DCDTMR_SHIFT		4
133*4882a593Smuzhiyun #define MAX14577_STATUS2_DBCHG_SHIFT	5
134*4882a593Smuzhiyun #define MAX77836_STATUS2_DXOVP_SHIFT	5
135*4882a593Smuzhiyun #define STATUS2_VBVOLT_SHIFT		6
136*4882a593Smuzhiyun #define MAX77836_STATUS2_VIDRM_SHIFT	7
137*4882a593Smuzhiyun #define STATUS2_CHGTYP_MASK		(0x7 << STATUS2_CHGTYP_SHIFT)
138*4882a593Smuzhiyun #define STATUS2_CHGDETRUN_MASK		BIT(STATUS2_CHGDETRUN_SHIFT)
139*4882a593Smuzhiyun #define STATUS2_DCDTMR_MASK		BIT(STATUS2_DCDTMR_SHIFT)
140*4882a593Smuzhiyun #define MAX14577_STATUS2_DBCHG_MASK	BIT(MAX14577_STATUS2_DBCHG_SHIFT)
141*4882a593Smuzhiyun #define MAX77836_STATUS2_DXOVP_MASK	BIT(MAX77836_STATUS2_DXOVP_SHIFT)
142*4882a593Smuzhiyun #define STATUS2_VBVOLT_MASK		BIT(STATUS2_VBVOLT_SHIFT)
143*4882a593Smuzhiyun #define MAX77836_STATUS2_VIDRM_MASK	BIT(MAX77836_STATUS2_VIDRM_SHIFT)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* MAX14577 CONTROL1 register */
146*4882a593Smuzhiyun #define COMN1SW_SHIFT			0
147*4882a593Smuzhiyun #define COMP2SW_SHIFT			3
148*4882a593Smuzhiyun #define MICEN_SHIFT			6
149*4882a593Smuzhiyun #define IDBEN_SHIFT			7
150*4882a593Smuzhiyun #define COMN1SW_MASK			(0x7 << COMN1SW_SHIFT)
151*4882a593Smuzhiyun #define COMP2SW_MASK			(0x7 << COMP2SW_SHIFT)
152*4882a593Smuzhiyun #define MICEN_MASK			BIT(MICEN_SHIFT)
153*4882a593Smuzhiyun #define IDBEN_MASK			BIT(IDBEN_SHIFT)
154*4882a593Smuzhiyun #define CLEAR_IDBEN_MICEN_MASK		(COMN1SW_MASK | COMP2SW_MASK)
155*4882a593Smuzhiyun #define CTRL1_SW_USB			((1 << COMP2SW_SHIFT) \
156*4882a593Smuzhiyun 						| (1 << COMN1SW_SHIFT))
157*4882a593Smuzhiyun #define CTRL1_SW_AUDIO			((2 << COMP2SW_SHIFT) \
158*4882a593Smuzhiyun 						| (2 << COMN1SW_SHIFT))
159*4882a593Smuzhiyun #define CTRL1_SW_UART			((3 << COMP2SW_SHIFT) \
160*4882a593Smuzhiyun 						| (3 << COMN1SW_SHIFT))
161*4882a593Smuzhiyun #define CTRL1_SW_OPEN			((0 << COMP2SW_SHIFT) \
162*4882a593Smuzhiyun 						| (0 << COMN1SW_SHIFT))
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* MAX14577 CONTROL2 register */
165*4882a593Smuzhiyun #define CTRL2_LOWPWR_SHIFT		(0)
166*4882a593Smuzhiyun #define CTRL2_ADCEN_SHIFT		(1)
167*4882a593Smuzhiyun #define CTRL2_CPEN_SHIFT		(2)
168*4882a593Smuzhiyun #define CTRL2_SFOUTASRT_SHIFT		(3)
169*4882a593Smuzhiyun #define CTRL2_SFOUTORD_SHIFT		(4)
170*4882a593Smuzhiyun #define CTRL2_ACCDET_SHIFT		(5)
171*4882a593Smuzhiyun #define CTRL2_USBCPINT_SHIFT		(6)
172*4882a593Smuzhiyun #define CTRL2_RCPS_SHIFT		(7)
173*4882a593Smuzhiyun #define CTRL2_LOWPWR_MASK		BIT(CTRL2_LOWPWR_SHIFT)
174*4882a593Smuzhiyun #define CTRL2_ADCEN_MASK		BIT(CTRL2_ADCEN_SHIFT)
175*4882a593Smuzhiyun #define CTRL2_CPEN_MASK			BIT(CTRL2_CPEN_SHIFT)
176*4882a593Smuzhiyun #define CTRL2_SFOUTASRT_MASK		BIT(CTRL2_SFOUTASRT_SHIFT)
177*4882a593Smuzhiyun #define CTRL2_SFOUTORD_MASK		BIT(CTRL2_SFOUTORD_SHIFT)
178*4882a593Smuzhiyun #define CTRL2_ACCDET_MASK		BIT(CTRL2_ACCDET_SHIFT)
179*4882a593Smuzhiyun #define CTRL2_USBCPINT_MASK		BIT(CTRL2_USBCPINT_SHIFT)
180*4882a593Smuzhiyun #define CTRL2_RCPS_MASK			BIT(CTRL2_RCPS_SHIFT)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define CTRL2_CPEN1_LOWPWR0 ((1 << CTRL2_CPEN_SHIFT) | \
183*4882a593Smuzhiyun 				(0 << CTRL2_LOWPWR_SHIFT))
184*4882a593Smuzhiyun #define CTRL2_CPEN0_LOWPWR1 ((0 << CTRL2_CPEN_SHIFT) | \
185*4882a593Smuzhiyun 				(1 << CTRL2_LOWPWR_SHIFT))
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* MAX14577 CONTROL3 register */
188*4882a593Smuzhiyun #define CTRL3_JIGSET_SHIFT		0
189*4882a593Smuzhiyun #define CTRL3_BOOTSET_SHIFT		2
190*4882a593Smuzhiyun #define CTRL3_ADCDBSET_SHIFT		4
191*4882a593Smuzhiyun #define CTRL3_WBTH_SHIFT		6
192*4882a593Smuzhiyun #define CTRL3_JIGSET_MASK		(0x3 << CTRL3_JIGSET_SHIFT)
193*4882a593Smuzhiyun #define CTRL3_BOOTSET_MASK		(0x3 << CTRL3_BOOTSET_SHIFT)
194*4882a593Smuzhiyun #define CTRL3_ADCDBSET_MASK		(0x3 << CTRL3_ADCDBSET_SHIFT)
195*4882a593Smuzhiyun #define CTRL3_WBTH_MASK			(0x3 << CTRL3_WBTH_SHIFT)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Slave addr = 0x4A: Charger */
198*4882a593Smuzhiyun enum max14577_charger_reg {
199*4882a593Smuzhiyun 	MAX14577_CHG_REG_STATUS3	= 0x06,
200*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL1	= 0x0F,
201*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL2	= 0x10,
202*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL3	= 0x11,
203*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL4	= 0x12,
204*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL5	= 0x13,
205*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL6	= 0x14,
206*4882a593Smuzhiyun 	MAX14577_CHG_REG_CHG_CTRL7	= 0x15,
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	MAX14577_CHG_REG_END,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* MAX14577 STATUS3 register */
212*4882a593Smuzhiyun #define STATUS3_EOC_SHIFT		0
213*4882a593Smuzhiyun #define STATUS3_CGMBC_SHIFT		1
214*4882a593Smuzhiyun #define STATUS3_OVP_SHIFT		2
215*4882a593Smuzhiyun #define STATUS3_MBCCHGERR_SHIFT		3
216*4882a593Smuzhiyun #define STATUS3_EOC_MASK		(0x1 << STATUS3_EOC_SHIFT)
217*4882a593Smuzhiyun #define STATUS3_CGMBC_MASK		(0x1 << STATUS3_CGMBC_SHIFT)
218*4882a593Smuzhiyun #define STATUS3_OVP_MASK		(0x1 << STATUS3_OVP_SHIFT)
219*4882a593Smuzhiyun #define STATUS3_MBCCHGERR_MASK		(0x1 << STATUS3_MBCCHGERR_SHIFT)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* MAX14577 CDETCTRL1 register */
222*4882a593Smuzhiyun #define CDETCTRL1_CHGDETEN_SHIFT	0
223*4882a593Smuzhiyun #define CDETCTRL1_CHGTYPMAN_SHIFT	1
224*4882a593Smuzhiyun #define CDETCTRL1_DCDEN_SHIFT		2
225*4882a593Smuzhiyun #define CDETCTRL1_DCD2SCT_SHIFT		3
226*4882a593Smuzhiyun #define MAX14577_CDETCTRL1_DCHKTM_SHIFT	4
227*4882a593Smuzhiyun #define MAX77836_CDETCTRL1_CDLY_SHIFT	4
228*4882a593Smuzhiyun #define MAX14577_CDETCTRL1_DBEXIT_SHIFT	5
229*4882a593Smuzhiyun #define MAX77836_CDETCTRL1_DCDCPL_SHIFT	5
230*4882a593Smuzhiyun #define CDETCTRL1_DBIDLE_SHIFT		6
231*4882a593Smuzhiyun #define CDETCTRL1_CDPDET_SHIFT		7
232*4882a593Smuzhiyun #define CDETCTRL1_CHGDETEN_MASK		BIT(CDETCTRL1_CHGDETEN_SHIFT)
233*4882a593Smuzhiyun #define CDETCTRL1_CHGTYPMAN_MASK	BIT(CDETCTRL1_CHGTYPMAN_SHIFT)
234*4882a593Smuzhiyun #define CDETCTRL1_DCDEN_MASK		BIT(CDETCTRL1_DCDEN_SHIFT)
235*4882a593Smuzhiyun #define CDETCTRL1_DCD2SCT_MASK		BIT(CDETCTRL1_DCD2SCT_SHIFT)
236*4882a593Smuzhiyun #define MAX14577_CDETCTRL1_DCHKTM_MASK	BIT(MAX14577_CDETCTRL1_DCHKTM_SHIFT)
237*4882a593Smuzhiyun #define MAX77836_CDETCTRL1_CDDLY_MASK	BIT(MAX77836_CDETCTRL1_CDDLY_SHIFT)
238*4882a593Smuzhiyun #define MAX14577_CDETCTRL1_DBEXIT_MASK	BIT(MAX14577_CDETCTRL1_DBEXIT_SHIFT)
239*4882a593Smuzhiyun #define MAX77836_CDETCTRL1_DCDCPL_MASK	BIT(MAX77836_CDETCTRL1_DCDCPL_SHIFT)
240*4882a593Smuzhiyun #define CDETCTRL1_DBIDLE_MASK		BIT(CDETCTRL1_DBIDLE_SHIFT)
241*4882a593Smuzhiyun #define CDETCTRL1_CDPDET_MASK		BIT(CDETCTRL1_CDPDET_SHIFT)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* MAX14577 CHGCTRL1 register */
244*4882a593Smuzhiyun #define CHGCTRL1_TCHW_SHIFT		4
245*4882a593Smuzhiyun #define CHGCTRL1_TCHW_MASK		(0x7 << CHGCTRL1_TCHW_SHIFT)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* MAX14577 CHGCTRL2 register */
248*4882a593Smuzhiyun #define CHGCTRL2_MBCHOSTEN_SHIFT	6
249*4882a593Smuzhiyun #define CHGCTRL2_MBCHOSTEN_MASK		BIT(CHGCTRL2_MBCHOSTEN_SHIFT)
250*4882a593Smuzhiyun #define CHGCTRL2_VCHGR_RC_SHIFT		7
251*4882a593Smuzhiyun #define CHGCTRL2_VCHGR_RC_MASK		BIT(CHGCTRL2_VCHGR_RC_SHIFT)
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* MAX14577 CHGCTRL3 register */
254*4882a593Smuzhiyun #define CHGCTRL3_MBCCVWRC_SHIFT		0
255*4882a593Smuzhiyun #define CHGCTRL3_MBCCVWRC_MASK		(0xf << CHGCTRL3_MBCCVWRC_SHIFT)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* MAX14577 CHGCTRL4 register */
258*4882a593Smuzhiyun #define CHGCTRL4_MBCICHWRCH_SHIFT	0
259*4882a593Smuzhiyun #define CHGCTRL4_MBCICHWRCH_MASK	(0xf << CHGCTRL4_MBCICHWRCH_SHIFT)
260*4882a593Smuzhiyun #define CHGCTRL4_MBCICHWRCL_SHIFT	4
261*4882a593Smuzhiyun #define CHGCTRL4_MBCICHWRCL_MASK	BIT(CHGCTRL4_MBCICHWRCL_SHIFT)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* MAX14577 CHGCTRL5 register */
264*4882a593Smuzhiyun #define CHGCTRL5_EOCS_SHIFT		0
265*4882a593Smuzhiyun #define CHGCTRL5_EOCS_MASK		(0xf << CHGCTRL5_EOCS_SHIFT)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* MAX14577 CHGCTRL6 register */
268*4882a593Smuzhiyun #define CHGCTRL6_AUTOSTOP_SHIFT		5
269*4882a593Smuzhiyun #define CHGCTRL6_AUTOSTOP_MASK		BIT(CHGCTRL6_AUTOSTOP_SHIFT)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* MAX14577 CHGCTRL7 register */
272*4882a593Smuzhiyun #define CHGCTRL7_OTPCGHCVS_SHIFT	0
273*4882a593Smuzhiyun #define CHGCTRL7_OTPCGHCVS_MASK		(0x3 << CHGCTRL7_OTPCGHCVS_SHIFT)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* MAX14577 charger current limits (as in CHGCTRL4 register), uA */
276*4882a593Smuzhiyun #define MAX14577_CHARGER_CURRENT_LIMIT_MIN		 90000U
277*4882a593Smuzhiyun #define MAX14577_CHARGER_CURRENT_LIMIT_HIGH_START	200000U
278*4882a593Smuzhiyun #define MAX14577_CHARGER_CURRENT_LIMIT_HIGH_STEP	 50000U
279*4882a593Smuzhiyun #define MAX14577_CHARGER_CURRENT_LIMIT_MAX		950000U
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* MAX77836 charger current limits (as in CHGCTRL4 register), uA */
282*4882a593Smuzhiyun #define MAX77836_CHARGER_CURRENT_LIMIT_MIN		 45000U
283*4882a593Smuzhiyun #define MAX77836_CHARGER_CURRENT_LIMIT_HIGH_START	100000U
284*4882a593Smuzhiyun #define MAX77836_CHARGER_CURRENT_LIMIT_HIGH_STEP	 25000U
285*4882a593Smuzhiyun #define MAX77836_CHARGER_CURRENT_LIMIT_MAX		475000U
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * MAX14577 charger End-Of-Charge current limits
289*4882a593Smuzhiyun  * (as in CHGCTRL5 register), uA
290*4882a593Smuzhiyun  */
291*4882a593Smuzhiyun #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_MIN		50000U
292*4882a593Smuzhiyun #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_STEP		10000U
293*4882a593Smuzhiyun #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_MAX		200000U
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * MAX14577/MAX77836 Battery Constant Voltage
297*4882a593Smuzhiyun  * (as in CHGCTRL3 register), uV
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun #define MAXIM_CHARGER_CONSTANT_VOLTAGE_MIN		4000000U
300*4882a593Smuzhiyun #define MAXIM_CHARGER_CONSTANT_VOLTAGE_STEP		20000U
301*4882a593Smuzhiyun #define MAXIM_CHARGER_CONSTANT_VOLTAGE_MAX		4350000U
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* Default value for fast charge timer, in hours */
304*4882a593Smuzhiyun #define MAXIM_CHARGER_FAST_CHARGE_TIMER_DEFAULT		5
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /* MAX14577 regulator SFOUT LDO voltage, fixed, uV */
307*4882a593Smuzhiyun #define MAX14577_REGULATOR_SAFEOUT_VOLTAGE		4900000
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* MAX77836 regulator LDOx voltage, uV */
310*4882a593Smuzhiyun #define MAX77836_REGULATOR_LDO_VOLTAGE_MIN		800000
311*4882a593Smuzhiyun #define MAX77836_REGULATOR_LDO_VOLTAGE_MAX		3950000
312*4882a593Smuzhiyun #define MAX77836_REGULATOR_LDO_VOLTAGE_STEP		50000
313*4882a593Smuzhiyun #define MAX77836_REGULATOR_LDO_VOLTAGE_STEPS_NUM	64
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* Slave addr = 0x46: PMIC */
316*4882a593Smuzhiyun enum max77836_pmic_reg {
317*4882a593Smuzhiyun 	MAX77836_PMIC_REG_PMIC_ID		= 0x20,
318*4882a593Smuzhiyun 	MAX77836_PMIC_REG_PMIC_REV		= 0x21,
319*4882a593Smuzhiyun 	MAX77836_PMIC_REG_INTSRC		= 0x22,
320*4882a593Smuzhiyun 	MAX77836_PMIC_REG_INTSRC_MASK		= 0x23,
321*4882a593Smuzhiyun 	MAX77836_PMIC_REG_TOPSYS_INT		= 0x24,
322*4882a593Smuzhiyun 	MAX77836_PMIC_REG_TOPSYS_INT_MASK	= 0x26,
323*4882a593Smuzhiyun 	MAX77836_PMIC_REG_TOPSYS_STAT		= 0x28,
324*4882a593Smuzhiyun 	MAX77836_PMIC_REG_MRSTB_CNTL		= 0x2A,
325*4882a593Smuzhiyun 	MAX77836_PMIC_REG_LSCNFG		= 0x2B,
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	MAX77836_LDO_REG_CNFG1_LDO1		= 0x51,
328*4882a593Smuzhiyun 	MAX77836_LDO_REG_CNFG2_LDO1		= 0x52,
329*4882a593Smuzhiyun 	MAX77836_LDO_REG_CNFG1_LDO2		= 0x53,
330*4882a593Smuzhiyun 	MAX77836_LDO_REG_CNFG2_LDO2		= 0x54,
331*4882a593Smuzhiyun 	MAX77836_LDO_REG_CNFG_LDO_BIAS		= 0x55,
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	MAX77836_COMP_REG_COMP1			= 0x60,
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	MAX77836_PMIC_REG_END,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define MAX77836_INTSRC_MASK_TOP_INT_SHIFT	1
339*4882a593Smuzhiyun #define MAX77836_INTSRC_MASK_MUIC_CHG_INT_SHIFT	3
340*4882a593Smuzhiyun #define MAX77836_INTSRC_MASK_TOP_INT_MASK	BIT(MAX77836_INTSRC_MASK_TOP_INT_SHIFT)
341*4882a593Smuzhiyun #define MAX77836_INTSRC_MASK_MUIC_CHG_INT_MASK	BIT(MAX77836_INTSRC_MASK_MUIC_CHG_INT_SHIFT)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* MAX77836 PMIC interrupts */
344*4882a593Smuzhiyun #define MAX77836_TOPSYS_INT_T120C_SHIFT		0
345*4882a593Smuzhiyun #define MAX77836_TOPSYS_INT_T140C_SHIFT		1
346*4882a593Smuzhiyun #define MAX77836_TOPSYS_INT_T120C_MASK		BIT(MAX77836_TOPSYS_INT_T120C_SHIFT)
347*4882a593Smuzhiyun #define MAX77836_TOPSYS_INT_T140C_MASK		BIT(MAX77836_TOPSYS_INT_T140C_SHIFT)
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* LDO1/LDO2 CONFIG1 register */
350*4882a593Smuzhiyun #define MAX77836_CNFG1_LDO_PWRMD_SHIFT		6
351*4882a593Smuzhiyun #define MAX77836_CNFG1_LDO_TV_SHIFT		0
352*4882a593Smuzhiyun #define MAX77836_CNFG1_LDO_PWRMD_MASK		(0x3 << MAX77836_CNFG1_LDO_PWRMD_SHIFT)
353*4882a593Smuzhiyun #define MAX77836_CNFG1_LDO_TV_MASK		(0x3f << MAX77836_CNFG1_LDO_TV_SHIFT)
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* LDO1/LDO2 CONFIG2 register */
356*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_OVCLMPEN_SHIFT	7
357*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_ALPMEN_SHIFT		6
358*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_COMP_SHIFT		4
359*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_POK_SHIFT		3
360*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_ADE_SHIFT		1
361*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_SS_SHIFT		0
362*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_OVCLMPEN_MASK	BIT(MAX77836_CNFG2_LDO_OVCLMPEN_SHIFT)
363*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_ALPMEN_MASK		BIT(MAX77836_CNFG2_LDO_ALPMEN_SHIFT)
364*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_COMP_MASK		(0x3 << MAX77836_CNFG2_LDO_COMP_SHIFT)
365*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_POK_MASK		BIT(MAX77836_CNFG2_LDO_POK_SHIFT)
366*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_ADE_MASK		BIT(MAX77836_CNFG2_LDO_ADE_SHIFT)
367*4882a593Smuzhiyun #define MAX77836_CNFG2_LDO_SS_MASK		BIT(MAX77836_CNFG2_LDO_SS_SHIFT)
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Slave addr = 0x6C: Fuel-Gauge/Battery */
370*4882a593Smuzhiyun enum max77836_fg_reg {
371*4882a593Smuzhiyun 	MAX77836_FG_REG_VCELL_MSB	= 0x02,
372*4882a593Smuzhiyun 	MAX77836_FG_REG_VCELL_LSB	= 0x03,
373*4882a593Smuzhiyun 	MAX77836_FG_REG_SOC_MSB		= 0x04,
374*4882a593Smuzhiyun 	MAX77836_FG_REG_SOC_LSB		= 0x05,
375*4882a593Smuzhiyun 	MAX77836_FG_REG_MODE_H		= 0x06,
376*4882a593Smuzhiyun 	MAX77836_FG_REG_MODE_L		= 0x07,
377*4882a593Smuzhiyun 	MAX77836_FG_REG_VERSION_MSB	= 0x08,
378*4882a593Smuzhiyun 	MAX77836_FG_REG_VERSION_LSB	= 0x09,
379*4882a593Smuzhiyun 	MAX77836_FG_REG_HIBRT_H		= 0x0A,
380*4882a593Smuzhiyun 	MAX77836_FG_REG_HIBRT_L		= 0x0B,
381*4882a593Smuzhiyun 	MAX77836_FG_REG_CONFIG_H	= 0x0C,
382*4882a593Smuzhiyun 	MAX77836_FG_REG_CONFIG_L	= 0x0D,
383*4882a593Smuzhiyun 	MAX77836_FG_REG_VALRT_MIN	= 0x14,
384*4882a593Smuzhiyun 	MAX77836_FG_REG_VALRT_MAX	= 0x15,
385*4882a593Smuzhiyun 	MAX77836_FG_REG_CRATE_MSB	= 0x16,
386*4882a593Smuzhiyun 	MAX77836_FG_REG_CRATE_LSB	= 0x17,
387*4882a593Smuzhiyun 	MAX77836_FG_REG_VRESET		= 0x18,
388*4882a593Smuzhiyun 	MAX77836_FG_REG_FGID		= 0x19,
389*4882a593Smuzhiyun 	MAX77836_FG_REG_STATUS_H	= 0x1A,
390*4882a593Smuzhiyun 	MAX77836_FG_REG_STATUS_L	= 0x1B,
391*4882a593Smuzhiyun 	/*
392*4882a593Smuzhiyun 	 * TODO: TABLE registers
393*4882a593Smuzhiyun 	 * TODO: CMD register
394*4882a593Smuzhiyun 	 */
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	MAX77836_FG_REG_END,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun enum max14577_irq {
400*4882a593Smuzhiyun 	/* INT1 */
401*4882a593Smuzhiyun 	MAX14577_IRQ_INT1_ADC,
402*4882a593Smuzhiyun 	MAX14577_IRQ_INT1_ADCLOW,
403*4882a593Smuzhiyun 	MAX14577_IRQ_INT1_ADCERR,
404*4882a593Smuzhiyun 	MAX77836_IRQ_INT1_ADC1K,
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* INT2 */
407*4882a593Smuzhiyun 	MAX14577_IRQ_INT2_CHGTYP,
408*4882a593Smuzhiyun 	MAX14577_IRQ_INT2_CHGDETRUN,
409*4882a593Smuzhiyun 	MAX14577_IRQ_INT2_DCDTMR,
410*4882a593Smuzhiyun 	MAX14577_IRQ_INT2_DBCHG,
411*4882a593Smuzhiyun 	MAX14577_IRQ_INT2_VBVOLT,
412*4882a593Smuzhiyun 	MAX77836_IRQ_INT2_VIDRM,
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* INT3 */
415*4882a593Smuzhiyun 	MAX14577_IRQ_INT3_EOC,
416*4882a593Smuzhiyun 	MAX14577_IRQ_INT3_CGMBC,
417*4882a593Smuzhiyun 	MAX14577_IRQ_INT3_OVP,
418*4882a593Smuzhiyun 	MAX14577_IRQ_INT3_MBCCHGERR,
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* TOPSYS_INT, only MAX77836 */
421*4882a593Smuzhiyun 	MAX77836_IRQ_TOPSYS_T140C,
422*4882a593Smuzhiyun 	MAX77836_IRQ_TOPSYS_T120C,
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	MAX14577_IRQ_NUM,
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun struct max14577 {
428*4882a593Smuzhiyun 	struct device *dev;
429*4882a593Smuzhiyun 	struct i2c_client *i2c; /* Slave addr = 0x4A */
430*4882a593Smuzhiyun 	struct i2c_client *i2c_pmic; /* Slave addr = 0x46 */
431*4882a593Smuzhiyun 	enum maxim_device_type dev_type;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	struct regmap *regmap; /* For MUIC and Charger */
434*4882a593Smuzhiyun 	struct regmap *regmap_pmic;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	struct regmap_irq_chip_data *irq_data; /* For MUIC and Charger */
437*4882a593Smuzhiyun 	struct regmap_irq_chip_data *irq_data_pmic;
438*4882a593Smuzhiyun 	int irq;
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* MAX14577 shared regmap API function */
max14577_read_reg(struct regmap * map,u8 reg,u8 * dest)442*4882a593Smuzhiyun static inline int max14577_read_reg(struct regmap *map, u8 reg, u8 *dest)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	unsigned int val;
445*4882a593Smuzhiyun 	int ret;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	ret = regmap_read(map, reg, &val);
448*4882a593Smuzhiyun 	*dest = val;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return ret;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
max14577_bulk_read(struct regmap * map,u8 reg,u8 * buf,int count)453*4882a593Smuzhiyun static inline int max14577_bulk_read(struct regmap *map, u8 reg, u8 *buf,
454*4882a593Smuzhiyun 		int count)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	return regmap_bulk_read(map, reg, buf, count);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
max14577_write_reg(struct regmap * map,u8 reg,u8 value)459*4882a593Smuzhiyun static inline int max14577_write_reg(struct regmap *map, u8 reg, u8 value)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	return regmap_write(map, reg, value);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
max14577_bulk_write(struct regmap * map,u8 reg,u8 * buf,int count)464*4882a593Smuzhiyun static inline int max14577_bulk_write(struct regmap *map, u8 reg, u8 *buf,
465*4882a593Smuzhiyun 		int count)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	return regmap_bulk_write(map, reg, buf, count);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
max14577_update_reg(struct regmap * map,u8 reg,u8 mask,u8 val)470*4882a593Smuzhiyun static inline int max14577_update_reg(struct regmap *map, u8 reg, u8 mask,
471*4882a593Smuzhiyun 		u8 val)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	return regmap_update_bits(map, reg, mask, val);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #endif /* __MAX14577_PRIVATE_H__ */
477