1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) ST Ericsson SA 2011
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * STE Ux500 PRCMU API
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef __MACH_PRCMU_H
8*4882a593Smuzhiyun #define __MACH_PRCMU_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/notifier.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/mfd/dbx500-prcmu.h> /* For clock identifiers */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Offset for the firmware version within the TCPM */
17*4882a593Smuzhiyun #define DB8500_PRCMU_FW_VERSION_OFFSET 0xA4
18*4882a593Smuzhiyun #define DBX540_PRCMU_FW_VERSION_OFFSET 0xA8
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* PRCMU Wakeup defines */
21*4882a593Smuzhiyun enum prcmu_wakeup_index {
22*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_RTC,
23*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_RTT0,
24*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_RTT1,
25*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_HSI0,
26*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_HSI1,
27*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_USB,
28*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_ABB,
29*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_ABB_FIFO,
30*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_ARM,
31*4882a593Smuzhiyun PRCMU_WAKEUP_INDEX_CD_IRQ,
32*4882a593Smuzhiyun NUM_PRCMU_WAKEUP_INDICES
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* EPOD (power domain) IDs */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * DB8500 EPODs
40*4882a593Smuzhiyun * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
41*4882a593Smuzhiyun * - EPOD_ID_SVAPIPE: power domain for SVA pipe
42*4882a593Smuzhiyun * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
43*4882a593Smuzhiyun * - EPOD_ID_SIAPIPE: power domain for SIA pipe
44*4882a593Smuzhiyun * - EPOD_ID_SGA: power domain for SGA
45*4882a593Smuzhiyun * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
46*4882a593Smuzhiyun * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
47*4882a593Smuzhiyun * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
48*4882a593Smuzhiyun * - NUM_EPOD_ID: number of power domains
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun * TODO: These should be prefixed.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #define EPOD_ID_SVAMMDSP 0
53*4882a593Smuzhiyun #define EPOD_ID_SVAPIPE 1
54*4882a593Smuzhiyun #define EPOD_ID_SIAMMDSP 2
55*4882a593Smuzhiyun #define EPOD_ID_SIAPIPE 3
56*4882a593Smuzhiyun #define EPOD_ID_SGA 4
57*4882a593Smuzhiyun #define EPOD_ID_B2R2_MCDE 5
58*4882a593Smuzhiyun #define EPOD_ID_ESRAM12 6
59*4882a593Smuzhiyun #define EPOD_ID_ESRAM34 7
60*4882a593Smuzhiyun #define NUM_EPOD_ID 8
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * state definition for EPOD (power domain)
64*4882a593Smuzhiyun * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
65*4882a593Smuzhiyun * - EPOD_STATE_OFF: The EPOD is switched off
66*4882a593Smuzhiyun * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
67*4882a593Smuzhiyun * retention
68*4882a593Smuzhiyun * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
69*4882a593Smuzhiyun * - EPOD_STATE_ON: Same as above, but with clock enabled
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun #define EPOD_STATE_NO_CHANGE 0x00
72*4882a593Smuzhiyun #define EPOD_STATE_OFF 0x01
73*4882a593Smuzhiyun #define EPOD_STATE_RAMRET 0x02
74*4882a593Smuzhiyun #define EPOD_STATE_ON_CLK_OFF 0x03
75*4882a593Smuzhiyun #define EPOD_STATE_ON 0x04
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * CLKOUT sources
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun #define PRCMU_CLKSRC_CLK38M 0x00
81*4882a593Smuzhiyun #define PRCMU_CLKSRC_ACLK 0x01
82*4882a593Smuzhiyun #define PRCMU_CLKSRC_SYSCLK 0x02
83*4882a593Smuzhiyun #define PRCMU_CLKSRC_LCDCLK 0x03
84*4882a593Smuzhiyun #define PRCMU_CLKSRC_SDMMCCLK 0x04
85*4882a593Smuzhiyun #define PRCMU_CLKSRC_TVCLK 0x05
86*4882a593Smuzhiyun #define PRCMU_CLKSRC_TIMCLK 0x06
87*4882a593Smuzhiyun #define PRCMU_CLKSRC_CLK009 0x07
88*4882a593Smuzhiyun /* These are only valid for CLKOUT1: */
89*4882a593Smuzhiyun #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
90*4882a593Smuzhiyun #define PRCMU_CLKSRC_I2CCLK 0x41
91*4882a593Smuzhiyun #define PRCMU_CLKSRC_MSP02CLK 0x42
92*4882a593Smuzhiyun #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
93*4882a593Smuzhiyun #define PRCMU_CLKSRC_HSIRXCLK 0x44
94*4882a593Smuzhiyun #define PRCMU_CLKSRC_HSITXCLK 0x45
95*4882a593Smuzhiyun #define PRCMU_CLKSRC_ARMCLKFIX 0x46
96*4882a593Smuzhiyun #define PRCMU_CLKSRC_HDMICLK 0x47
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /**
99*4882a593Smuzhiyun * enum prcmu_wdog_id - PRCMU watchdog IDs
100*4882a593Smuzhiyun * @PRCMU_WDOG_ALL: use all timers
101*4882a593Smuzhiyun * @PRCMU_WDOG_CPU1: use first CPU timer only
102*4882a593Smuzhiyun * @PRCMU_WDOG_CPU2: use second CPU timer conly
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun enum prcmu_wdog_id {
105*4882a593Smuzhiyun PRCMU_WDOG_ALL = 0x00,
106*4882a593Smuzhiyun PRCMU_WDOG_CPU1 = 0x01,
107*4882a593Smuzhiyun PRCMU_WDOG_CPU2 = 0x02,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /**
111*4882a593Smuzhiyun * enum ape_opp - APE OPP states definition
112*4882a593Smuzhiyun * @APE_OPP_INIT:
113*4882a593Smuzhiyun * @APE_NO_CHANGE: The APE operating point is unchanged
114*4882a593Smuzhiyun * @APE_100_OPP: The new APE operating point is ape100opp
115*4882a593Smuzhiyun * @APE_50_OPP: 50%
116*4882a593Smuzhiyun * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun enum ape_opp {
119*4882a593Smuzhiyun APE_OPP_INIT = 0x00,
120*4882a593Smuzhiyun APE_NO_CHANGE = 0x01,
121*4882a593Smuzhiyun APE_100_OPP = 0x02,
122*4882a593Smuzhiyun APE_50_OPP = 0x03,
123*4882a593Smuzhiyun APE_50_PARTLY_25_OPP = 0xFF,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun * enum arm_opp - ARM OPP states definition
128*4882a593Smuzhiyun * @ARM_OPP_INIT:
129*4882a593Smuzhiyun * @ARM_NO_CHANGE: The ARM operating point is unchanged
130*4882a593Smuzhiyun * @ARM_100_OPP: The new ARM operating point is arm100opp
131*4882a593Smuzhiyun * @ARM_50_OPP: The new ARM operating point is arm50opp
132*4882a593Smuzhiyun * @ARM_MAX_OPP: Operating point is "max" (more than 100)
133*4882a593Smuzhiyun * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
134*4882a593Smuzhiyun * @ARM_EXTCLK: The new ARM operating point is armExtClk
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun enum arm_opp {
137*4882a593Smuzhiyun ARM_OPP_INIT = 0x00,
138*4882a593Smuzhiyun ARM_NO_CHANGE = 0x01,
139*4882a593Smuzhiyun ARM_100_OPP = 0x02,
140*4882a593Smuzhiyun ARM_50_OPP = 0x03,
141*4882a593Smuzhiyun ARM_MAX_OPP = 0x04,
142*4882a593Smuzhiyun ARM_MAX_FREQ100OPP = 0x05,
143*4882a593Smuzhiyun ARM_EXTCLK = 0x07
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun * enum ddr_opp - DDR OPP states definition
148*4882a593Smuzhiyun * @DDR_100_OPP: The new DDR operating point is ddr100opp
149*4882a593Smuzhiyun * @DDR_50_OPP: The new DDR operating point is ddr50opp
150*4882a593Smuzhiyun * @DDR_25_OPP: The new DDR operating point is ddr25opp
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun enum ddr_opp {
153*4882a593Smuzhiyun DDR_100_OPP = 0x00,
154*4882a593Smuzhiyun DDR_50_OPP = 0x01,
155*4882a593Smuzhiyun DDR_25_OPP = 0x02,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Definitions for controlling ESRAM0 in deep sleep.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
162*4882a593Smuzhiyun #define ESRAM0_DEEP_SLEEP_STATE_RET 2
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun * enum ddr_pwrst - DDR power states definition
166*4882a593Smuzhiyun * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
167*4882a593Smuzhiyun * @DDR_PWR_STATE_ON:
168*4882a593Smuzhiyun * @DDR_PWR_STATE_OFFLOWLAT:
169*4882a593Smuzhiyun * @DDR_PWR_STATE_OFFHIGHLAT:
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun enum ddr_pwrst {
172*4882a593Smuzhiyun DDR_PWR_STATE_UNCHANGED = 0x00,
173*4882a593Smuzhiyun DDR_PWR_STATE_ON = 0x01,
174*4882a593Smuzhiyun DDR_PWR_STATE_OFFLOWLAT = 0x02,
175*4882a593Smuzhiyun DDR_PWR_STATE_OFFHIGHLAT = 0x03
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define DB8500_PRCMU_LEGACY_OFFSET 0xDD4
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500 2
181*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8400 3
182*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U9500 4 /* Customer specific */
183*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_MBB 5
184*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_C1 6
185*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_C2 7
186*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_C3 8
187*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_C4 9
188*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U9500_MBL 10
189*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_MBL 11 /* Customer specific */
190*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8500_MBL2 12 /* Customer specific */
191*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8520 13
192*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8420 14
193*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U8420_SYSCLK 17
194*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_A9420 20
195*4882a593Smuzhiyun /* [32..63] 9540 and derivatives */
196*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_U9540 32
197*4882a593Smuzhiyun /* [64..95] 8540 and derivatives */
198*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_L8540 64
199*4882a593Smuzhiyun /* [96..126] 8580 and derivatives */
200*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_L8580 96
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define PRCMU_FW_PROJECT_NAME_LEN 20
203*4882a593Smuzhiyun struct prcmu_fw_version {
204*4882a593Smuzhiyun u32 project; /* Notice, project shifted with 8 on ux540 */
205*4882a593Smuzhiyun u8 api_version;
206*4882a593Smuzhiyun u8 func_version;
207*4882a593Smuzhiyun u8 errata;
208*4882a593Smuzhiyun char project_name[PRCMU_FW_PROJECT_NAME_LEN];
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #include <linux/mfd/db8500-prcmu.h>
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #if defined(CONFIG_UX500_SOC_DB8500)
214*4882a593Smuzhiyun
prcmu_early_init(void)215*4882a593Smuzhiyun static inline void prcmu_early_init(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun return db8500_prcmu_early_init();
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
prcmu_set_power_state(u8 state,bool keep_ulp_clk,bool keep_ap_pll)220*4882a593Smuzhiyun static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
221*4882a593Smuzhiyun bool keep_ap_pll)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun return db8500_prcmu_set_power_state(state, keep_ulp_clk,
224*4882a593Smuzhiyun keep_ap_pll);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
prcmu_get_power_state_result(void)227*4882a593Smuzhiyun static inline u8 prcmu_get_power_state_result(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return db8500_prcmu_get_power_state_result();
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
prcmu_set_epod(u16 epod_id,u8 epod_state)232*4882a593Smuzhiyun static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun return db8500_prcmu_set_epod(epod_id, epod_state);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
prcmu_enable_wakeups(u32 wakeups)237*4882a593Smuzhiyun static inline void prcmu_enable_wakeups(u32 wakeups)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun db8500_prcmu_enable_wakeups(wakeups);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
prcmu_disable_wakeups(void)242*4882a593Smuzhiyun static inline void prcmu_disable_wakeups(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun prcmu_enable_wakeups(0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
prcmu_config_abb_event_readout(u32 abb_events)247*4882a593Smuzhiyun static inline void prcmu_config_abb_event_readout(u32 abb_events)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun db8500_prcmu_config_abb_event_readout(abb_events);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
prcmu_get_abb_event_buffer(void __iomem ** buf)252*4882a593Smuzhiyun static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun db8500_prcmu_get_abb_event_buffer(buf);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
258*4882a593Smuzhiyun int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
259*4882a593Smuzhiyun int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
262*4882a593Smuzhiyun
prcmu_request_clock(u8 clock,bool enable)263*4882a593Smuzhiyun static inline int prcmu_request_clock(u8 clock, bool enable)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun return db8500_prcmu_request_clock(clock, enable);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun unsigned long prcmu_clock_rate(u8 clock);
269*4882a593Smuzhiyun long prcmu_round_clock_rate(u8 clock, unsigned long rate);
270*4882a593Smuzhiyun int prcmu_set_clock_rate(u8 clock, unsigned long rate);
271*4882a593Smuzhiyun
prcmu_get_ddr_opp(void)272*4882a593Smuzhiyun static inline int prcmu_get_ddr_opp(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun return db8500_prcmu_get_ddr_opp();
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
prcmu_set_arm_opp(u8 opp)277*4882a593Smuzhiyun static inline int prcmu_set_arm_opp(u8 opp)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun return db8500_prcmu_set_arm_opp(opp);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
prcmu_get_arm_opp(void)282*4882a593Smuzhiyun static inline int prcmu_get_arm_opp(void)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun return db8500_prcmu_get_arm_opp();
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
prcmu_set_ape_opp(u8 opp)287*4882a593Smuzhiyun static inline int prcmu_set_ape_opp(u8 opp)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun return db8500_prcmu_set_ape_opp(opp);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
prcmu_get_ape_opp(void)292*4882a593Smuzhiyun static inline int prcmu_get_ape_opp(void)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun return db8500_prcmu_get_ape_opp();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
prcmu_request_ape_opp_100_voltage(bool enable)297*4882a593Smuzhiyun static inline int prcmu_request_ape_opp_100_voltage(bool enable)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return db8500_prcmu_request_ape_opp_100_voltage(enable);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
prcmu_system_reset(u16 reset_code)302*4882a593Smuzhiyun static inline void prcmu_system_reset(u16 reset_code)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun return db8500_prcmu_system_reset(reset_code);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
prcmu_get_reset_code(void)307*4882a593Smuzhiyun static inline u16 prcmu_get_reset_code(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun return db8500_prcmu_get_reset_code();
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun int prcmu_ac_wake_req(void);
313*4882a593Smuzhiyun void prcmu_ac_sleep_req(void);
prcmu_modem_reset(void)314*4882a593Smuzhiyun static inline void prcmu_modem_reset(void)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return db8500_prcmu_modem_reset();
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
prcmu_is_ac_wake_requested(void)319*4882a593Smuzhiyun static inline bool prcmu_is_ac_wake_requested(void)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun return db8500_prcmu_is_ac_wake_requested();
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
prcmu_config_esram0_deep_sleep(u8 state)324*4882a593Smuzhiyun static inline int prcmu_config_esram0_deep_sleep(u8 state)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun return db8500_prcmu_config_esram0_deep_sleep(state);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
prcmu_config_hotdog(u8 threshold)329*4882a593Smuzhiyun static inline int prcmu_config_hotdog(u8 threshold)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun return db8500_prcmu_config_hotdog(threshold);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
prcmu_config_hotmon(u8 low,u8 high)334*4882a593Smuzhiyun static inline int prcmu_config_hotmon(u8 low, u8 high)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun return db8500_prcmu_config_hotmon(low, high);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
prcmu_start_temp_sense(u16 cycles32k)339*4882a593Smuzhiyun static inline int prcmu_start_temp_sense(u16 cycles32k)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun return db8500_prcmu_start_temp_sense(cycles32k);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
prcmu_stop_temp_sense(void)344*4882a593Smuzhiyun static inline int prcmu_stop_temp_sense(void)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return db8500_prcmu_stop_temp_sense();
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
prcmu_read(unsigned int reg)349*4882a593Smuzhiyun static inline u32 prcmu_read(unsigned int reg)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return db8500_prcmu_read(reg);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
prcmu_write(unsigned int reg,u32 value)354*4882a593Smuzhiyun static inline void prcmu_write(unsigned int reg, u32 value)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun db8500_prcmu_write(reg, value);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
prcmu_write_masked(unsigned int reg,u32 mask,u32 value)359*4882a593Smuzhiyun static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun db8500_prcmu_write_masked(reg, mask, value);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
prcmu_enable_a9wdog(u8 id)364*4882a593Smuzhiyun static inline int prcmu_enable_a9wdog(u8 id)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun return db8500_prcmu_enable_a9wdog(id);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
prcmu_disable_a9wdog(u8 id)369*4882a593Smuzhiyun static inline int prcmu_disable_a9wdog(u8 id)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun return db8500_prcmu_disable_a9wdog(id);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
prcmu_kick_a9wdog(u8 id)374*4882a593Smuzhiyun static inline int prcmu_kick_a9wdog(u8 id)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun return db8500_prcmu_kick_a9wdog(id);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
prcmu_load_a9wdog(u8 id,u32 timeout)379*4882a593Smuzhiyun static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun return db8500_prcmu_load_a9wdog(id, timeout);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
prcmu_config_a9wdog(u8 num,bool sleep_auto_off)384*4882a593Smuzhiyun static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun #else
389*4882a593Smuzhiyun
prcmu_early_init(void)390*4882a593Smuzhiyun static inline void prcmu_early_init(void) {}
391*4882a593Smuzhiyun
prcmu_set_power_state(u8 state,bool keep_ulp_clk,bool keep_ap_pll)392*4882a593Smuzhiyun static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
393*4882a593Smuzhiyun bool keep_ap_pll)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
prcmu_set_epod(u16 epod_id,u8 epod_state)398*4882a593Smuzhiyun static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
prcmu_enable_wakeups(u32 wakeups)403*4882a593Smuzhiyun static inline void prcmu_enable_wakeups(u32 wakeups) {}
404*4882a593Smuzhiyun
prcmu_disable_wakeups(void)405*4882a593Smuzhiyun static inline void prcmu_disable_wakeups(void) {}
406*4882a593Smuzhiyun
prcmu_abb_read(u8 slave,u8 reg,u8 * value,u8 size)407*4882a593Smuzhiyun static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun return -ENOSYS;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
prcmu_abb_write(u8 slave,u8 reg,u8 * value,u8 size)412*4882a593Smuzhiyun static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun return -ENOSYS;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
prcmu_abb_write_masked(u8 slave,u8 reg,u8 * value,u8 * mask,u8 size)417*4882a593Smuzhiyun static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
418*4882a593Smuzhiyun u8 size)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return -ENOSYS;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
prcmu_config_clkout(u8 clkout,u8 source,u8 div)423*4882a593Smuzhiyun static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
prcmu_request_clock(u8 clock,bool enable)428*4882a593Smuzhiyun static inline int prcmu_request_clock(u8 clock, bool enable)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
prcmu_round_clock_rate(u8 clock,unsigned long rate)433*4882a593Smuzhiyun static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
prcmu_set_clock_rate(u8 clock,unsigned long rate)438*4882a593Smuzhiyun static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
prcmu_clock_rate(u8 clock)443*4882a593Smuzhiyun static inline unsigned long prcmu_clock_rate(u8 clock)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
prcmu_set_ape_opp(u8 opp)448*4882a593Smuzhiyun static inline int prcmu_set_ape_opp(u8 opp)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
prcmu_get_ape_opp(void)453*4882a593Smuzhiyun static inline int prcmu_get_ape_opp(void)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun return APE_100_OPP;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
prcmu_request_ape_opp_100_voltage(bool enable)458*4882a593Smuzhiyun static inline int prcmu_request_ape_opp_100_voltage(bool enable)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
prcmu_set_arm_opp(u8 opp)463*4882a593Smuzhiyun static inline int prcmu_set_arm_opp(u8 opp)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
prcmu_get_arm_opp(void)468*4882a593Smuzhiyun static inline int prcmu_get_arm_opp(void)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun return ARM_100_OPP;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
prcmu_get_ddr_opp(void)473*4882a593Smuzhiyun static inline int prcmu_get_ddr_opp(void)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun return DDR_100_OPP;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
prcmu_system_reset(u16 reset_code)478*4882a593Smuzhiyun static inline void prcmu_system_reset(u16 reset_code) {}
479*4882a593Smuzhiyun
prcmu_get_reset_code(void)480*4882a593Smuzhiyun static inline u16 prcmu_get_reset_code(void)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
prcmu_ac_wake_req(void)485*4882a593Smuzhiyun static inline int prcmu_ac_wake_req(void)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
prcmu_ac_sleep_req(void)490*4882a593Smuzhiyun static inline void prcmu_ac_sleep_req(void) {}
491*4882a593Smuzhiyun
prcmu_modem_reset(void)492*4882a593Smuzhiyun static inline void prcmu_modem_reset(void) {}
493*4882a593Smuzhiyun
prcmu_is_ac_wake_requested(void)494*4882a593Smuzhiyun static inline bool prcmu_is_ac_wake_requested(void)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun return false;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
prcmu_config_esram0_deep_sleep(u8 state)499*4882a593Smuzhiyun static inline int prcmu_config_esram0_deep_sleep(u8 state)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
prcmu_config_abb_event_readout(u32 abb_events)504*4882a593Smuzhiyun static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
505*4882a593Smuzhiyun
prcmu_get_abb_event_buffer(void __iomem ** buf)506*4882a593Smuzhiyun static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun *buf = NULL;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
prcmu_config_hotdog(u8 threshold)511*4882a593Smuzhiyun static inline int prcmu_config_hotdog(u8 threshold)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
prcmu_config_hotmon(u8 low,u8 high)516*4882a593Smuzhiyun static inline int prcmu_config_hotmon(u8 low, u8 high)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
prcmu_start_temp_sense(u16 cycles32k)521*4882a593Smuzhiyun static inline int prcmu_start_temp_sense(u16 cycles32k)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
prcmu_stop_temp_sense(void)526*4882a593Smuzhiyun static inline int prcmu_stop_temp_sense(void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
prcmu_read(unsigned int reg)531*4882a593Smuzhiyun static inline u32 prcmu_read(unsigned int reg)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
prcmu_write(unsigned int reg,u32 value)536*4882a593Smuzhiyun static inline void prcmu_write(unsigned int reg, u32 value) {}
537*4882a593Smuzhiyun
prcmu_write_masked(unsigned int reg,u32 mask,u32 value)538*4882a593Smuzhiyun static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #endif
541*4882a593Smuzhiyun
prcmu_set(unsigned int reg,u32 bits)542*4882a593Smuzhiyun static inline void prcmu_set(unsigned int reg, u32 bits)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun prcmu_write_masked(reg, bits, bits);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
prcmu_clear(unsigned int reg,u32 bits)547*4882a593Smuzhiyun static inline void prcmu_clear(unsigned int reg, u32 bits)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun prcmu_write_masked(reg, bits, 0);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* PRCMU QoS APE OPP class */
553*4882a593Smuzhiyun #define PRCMU_QOS_APE_OPP 1
554*4882a593Smuzhiyun #define PRCMU_QOS_DDR_OPP 2
555*4882a593Smuzhiyun #define PRCMU_QOS_ARM_OPP 3
556*4882a593Smuzhiyun #define PRCMU_QOS_DEFAULT_VALUE -1
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
561*4882a593Smuzhiyun void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
562*4882a593Smuzhiyun void prcmu_qos_force_opp(int, s32);
563*4882a593Smuzhiyun int prcmu_qos_requirement(int pm_qos_class);
564*4882a593Smuzhiyun int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
565*4882a593Smuzhiyun int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
566*4882a593Smuzhiyun void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
567*4882a593Smuzhiyun int prcmu_qos_add_notifier(int prcmu_qos_class,
568*4882a593Smuzhiyun struct notifier_block *notifier);
569*4882a593Smuzhiyun int prcmu_qos_remove_notifier(int prcmu_qos_class,
570*4882a593Smuzhiyun struct notifier_block *notifier);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun #else
573*4882a593Smuzhiyun
prcmu_qos_get_cpufreq_opp_delay(void)574*4882a593Smuzhiyun static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
prcmu_qos_set_cpufreq_opp_delay(unsigned long n)579*4882a593Smuzhiyun static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
580*4882a593Smuzhiyun
prcmu_qos_force_opp(int prcmu_qos_class,s32 i)581*4882a593Smuzhiyun static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
582*4882a593Smuzhiyun
prcmu_qos_requirement(int prcmu_qos_class)583*4882a593Smuzhiyun static inline int prcmu_qos_requirement(int prcmu_qos_class)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
prcmu_qos_add_requirement(int prcmu_qos_class,char * name,s32 value)588*4882a593Smuzhiyun static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
589*4882a593Smuzhiyun char *name, s32 value)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
prcmu_qos_update_requirement(int prcmu_qos_class,char * name,s32 new_value)594*4882a593Smuzhiyun static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
595*4882a593Smuzhiyun char *name, s32 new_value)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
prcmu_qos_remove_requirement(int prcmu_qos_class,char * name)600*4882a593Smuzhiyun static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
prcmu_qos_add_notifier(int prcmu_qos_class,struct notifier_block * notifier)604*4882a593Smuzhiyun static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
605*4882a593Smuzhiyun struct notifier_block *notifier)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
prcmu_qos_remove_notifier(int prcmu_qos_class,struct notifier_block * notifier)609*4882a593Smuzhiyun static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
610*4882a593Smuzhiyun struct notifier_block *notifier)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun #endif
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun #endif /* __MACH_PRCMU_H */
618