xref: /OK3568_Linux_fs/kernel/include/linux/mfd/db8500-prcmu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics 2009
4*4882a593Smuzhiyun  * Copyright (C) ST-Ericsson SA 2010
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * PRCMU f/w APIs
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef __MFD_DB8500_PRCMU_H
11*4882a593Smuzhiyun #define __MFD_DB8500_PRCMU_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Registers
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define DB8500_PRCM_LINE_VALUE 0x170
20*4882a593Smuzhiyun #define DB8500_PRCM_LINE_VALUE_HSI_CAWAKE0	BIT(3)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DB8500_PRCM_DSI_SW_RESET 0x324
23*4882a593Smuzhiyun #define DB8500_PRCM_DSI_SW_RESET_DSI0_SW_RESETN BIT(0)
24*4882a593Smuzhiyun #define DB8500_PRCM_DSI_SW_RESET_DSI1_SW_RESETN BIT(1)
25*4882a593Smuzhiyun #define DB8500_PRCM_DSI_SW_RESET_DSI2_SW_RESETN BIT(2)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* This portion previously known as <mach/prcmu-fw-defs_v1.h> */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /**
30*4882a593Smuzhiyun  * enum state - ON/OFF state definition
31*4882a593Smuzhiyun  * @OFF: State is ON
32*4882a593Smuzhiyun  * @ON: State is OFF
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun enum state {
36*4882a593Smuzhiyun 	OFF = 0x0,
37*4882a593Smuzhiyun 	ON  = 0x1,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun  * enum ret_state - general purpose On/Off/Retention states
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun enum ret_state {
45*4882a593Smuzhiyun 	OFFST = 0,
46*4882a593Smuzhiyun 	ONST  = 1,
47*4882a593Smuzhiyun 	RETST = 2
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun  * enum clk_arm - ARM Cortex A9 clock schemes
52*4882a593Smuzhiyun  * @A9_OFF:
53*4882a593Smuzhiyun  * @A9_BOOT:
54*4882a593Smuzhiyun  * @A9_OPPT1:
55*4882a593Smuzhiyun  * @A9_OPPT2:
56*4882a593Smuzhiyun  * @A9_EXTCLK:
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun enum clk_arm {
59*4882a593Smuzhiyun 	A9_OFF,
60*4882a593Smuzhiyun 	A9_BOOT,
61*4882a593Smuzhiyun 	A9_OPPT1,
62*4882a593Smuzhiyun 	A9_OPPT2,
63*4882a593Smuzhiyun 	A9_EXTCLK
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /**
67*4882a593Smuzhiyun  * enum clk_gen - GEN#0/GEN#1 clock schemes
68*4882a593Smuzhiyun  * @GEN_OFF:
69*4882a593Smuzhiyun  * @GEN_BOOT:
70*4882a593Smuzhiyun  * @GEN_OPPT1:
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun enum clk_gen {
73*4882a593Smuzhiyun 	GEN_OFF,
74*4882a593Smuzhiyun 	GEN_BOOT,
75*4882a593Smuzhiyun 	GEN_OPPT1,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* some information between arm and xp70 */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /**
81*4882a593Smuzhiyun  * enum romcode_write - Romcode message written by A9 AND read by XP70
82*4882a593Smuzhiyun  * @RDY_2_DS: Value set when ApDeepSleep state can be executed by XP70
83*4882a593Smuzhiyun  * @RDY_2_XP70_RST: Value set when 0x0F has been successfully polled by the
84*4882a593Smuzhiyun  *                 romcode. The xp70 will go into self-reset
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun enum romcode_write {
87*4882a593Smuzhiyun 	RDY_2_DS = 0x09,
88*4882a593Smuzhiyun 	RDY_2_XP70_RST = 0x10
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun  * enum romcode_read - Romcode message written by XP70 and read by A9
93*4882a593Smuzhiyun  * @INIT: Init value when romcode field is not used
94*4882a593Smuzhiyun  * @FS_2_DS: Value set when power state is going from ApExecute to
95*4882a593Smuzhiyun  *          ApDeepSleep
96*4882a593Smuzhiyun  * @END_DS: Value set when ApDeepSleep power state is reached coming from
97*4882a593Smuzhiyun  *         ApExecute state
98*4882a593Smuzhiyun  * @DS_TO_FS: Value set when power state is going from ApDeepSleep to
99*4882a593Smuzhiyun  *           ApExecute
100*4882a593Smuzhiyun  * @END_FS: Value set when ApExecute power state is reached coming from
101*4882a593Smuzhiyun  *         ApDeepSleep state
102*4882a593Smuzhiyun  * @SWR: Value set when power state is going to ApReset
103*4882a593Smuzhiyun  * @END_SWR: Value set when the xp70 finished executing ApReset actions and
104*4882a593Smuzhiyun  *          waits for romcode acknowledgment to go to self-reset
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun enum romcode_read {
107*4882a593Smuzhiyun 	INIT = 0x00,
108*4882a593Smuzhiyun 	FS_2_DS = 0x0A,
109*4882a593Smuzhiyun 	END_DS = 0x0B,
110*4882a593Smuzhiyun 	DS_TO_FS = 0x0C,
111*4882a593Smuzhiyun 	END_FS = 0x0D,
112*4882a593Smuzhiyun 	SWR = 0x0E,
113*4882a593Smuzhiyun 	END_SWR = 0x0F
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /**
117*4882a593Smuzhiyun  * enum ap_pwrst - current power states defined in PRCMU firmware
118*4882a593Smuzhiyun  * @NO_PWRST: Current power state init
119*4882a593Smuzhiyun  * @AP_BOOT: Current power state is apBoot
120*4882a593Smuzhiyun  * @AP_EXECUTE: Current power state is apExecute
121*4882a593Smuzhiyun  * @AP_DEEP_SLEEP: Current power state is apDeepSleep
122*4882a593Smuzhiyun  * @AP_SLEEP: Current power state is apSleep
123*4882a593Smuzhiyun  * @AP_IDLE: Current power state is apIdle
124*4882a593Smuzhiyun  * @AP_RESET: Current power state is apReset
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun enum ap_pwrst {
127*4882a593Smuzhiyun 	NO_PWRST = 0x00,
128*4882a593Smuzhiyun 	AP_BOOT = 0x01,
129*4882a593Smuzhiyun 	AP_EXECUTE = 0x02,
130*4882a593Smuzhiyun 	AP_DEEP_SLEEP = 0x03,
131*4882a593Smuzhiyun 	AP_SLEEP = 0x04,
132*4882a593Smuzhiyun 	AP_IDLE = 0x05,
133*4882a593Smuzhiyun 	AP_RESET = 0x06
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /**
137*4882a593Smuzhiyun  * enum ap_pwrst_trans - Transition states defined in PRCMU firmware
138*4882a593Smuzhiyun  * @NO_TRANSITION: No power state transition
139*4882a593Smuzhiyun  * @APEXECUTE_TO_APSLEEP: Power state transition from ApExecute to ApSleep
140*4882a593Smuzhiyun  * @APIDLE_TO_APSLEEP: Power state transition from ApIdle to ApSleep
141*4882a593Smuzhiyun  * @APBOOT_TO_APEXECUTE: Power state transition from ApBoot to ApExecute
142*4882a593Smuzhiyun  * @APEXECUTE_TO_APDEEPSLEEP: Power state transition from ApExecute to
143*4882a593Smuzhiyun  *                          ApDeepSleep
144*4882a593Smuzhiyun  * @APEXECUTE_TO_APIDLE: Power state transition from ApExecute to ApIdle
145*4882a593Smuzhiyun  */
146*4882a593Smuzhiyun enum ap_pwrst_trans {
147*4882a593Smuzhiyun 	PRCMU_AP_NO_CHANGE		= 0x00,
148*4882a593Smuzhiyun 	APEXECUTE_TO_APSLEEP		= 0x01,
149*4882a593Smuzhiyun 	APIDLE_TO_APSLEEP		= 0x02, /* To be removed */
150*4882a593Smuzhiyun 	PRCMU_AP_SLEEP			= 0x01,
151*4882a593Smuzhiyun 	APBOOT_TO_APEXECUTE		= 0x03,
152*4882a593Smuzhiyun 	APEXECUTE_TO_APDEEPSLEEP	= 0x04, /* To be removed */
153*4882a593Smuzhiyun 	PRCMU_AP_DEEP_SLEEP		= 0x04,
154*4882a593Smuzhiyun 	APEXECUTE_TO_APIDLE		= 0x05, /* To be removed */
155*4882a593Smuzhiyun 	PRCMU_AP_IDLE			= 0x05,
156*4882a593Smuzhiyun 	PRCMU_AP_DEEP_IDLE		= 0x07,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /**
160*4882a593Smuzhiyun  * enum hw_acc_state - State definition for hardware accelerator
161*4882a593Smuzhiyun  * @HW_NO_CHANGE: The hardware accelerator state must remain unchanged
162*4882a593Smuzhiyun  * @HW_OFF: The hardware accelerator must be switched off
163*4882a593Smuzhiyun  * @HW_OFF_RAMRET: The hardware accelerator must be switched off with its
164*4882a593Smuzhiyun  *               internal RAM in retention
165*4882a593Smuzhiyun  * @HW_ON: The hwa hardware accelerator hwa must be switched on
166*4882a593Smuzhiyun  *
167*4882a593Smuzhiyun  * NOTE! Deprecated, to be removed when all users switched over to use the
168*4882a593Smuzhiyun  * regulator API.
169*4882a593Smuzhiyun  */
170*4882a593Smuzhiyun enum hw_acc_state {
171*4882a593Smuzhiyun 	HW_NO_CHANGE = 0x00,
172*4882a593Smuzhiyun 	HW_OFF = 0x01,
173*4882a593Smuzhiyun 	HW_OFF_RAMRET = 0x02,
174*4882a593Smuzhiyun 	HW_ON = 0x04
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun  * enum  mbox_2_arm_stat - Status messages definition for mbox_arm
179*4882a593Smuzhiyun  * @BOOT_TO_EXECUTEOK: The apBoot to apExecute state transition has been
180*4882a593Smuzhiyun  *                    completed
181*4882a593Smuzhiyun  * @DEEPSLEEPOK: The apExecute to apDeepSleep state transition has been
182*4882a593Smuzhiyun  *              completed
183*4882a593Smuzhiyun  * @SLEEPOK: The apExecute to apSleep state transition has been completed
184*4882a593Smuzhiyun  * @IDLEOK: The apExecute to apIdle state transition has been completed
185*4882a593Smuzhiyun  * @SOFTRESETOK: The A9 watchdog/ SoftReset state has been completed
186*4882a593Smuzhiyun  * @SOFTRESETGO : The A9 watchdog/SoftReset state is on going
187*4882a593Smuzhiyun  * @BOOT_TO_EXECUTE: The apBoot to apExecute state transition is on going
188*4882a593Smuzhiyun  * @EXECUTE_TO_DEEPSLEEP: The apExecute to apDeepSleep state transition is on
189*4882a593Smuzhiyun  *                       going
190*4882a593Smuzhiyun  * @DEEPSLEEP_TO_EXECUTE: The apDeepSleep to apExecute state transition is on
191*4882a593Smuzhiyun  *                       going
192*4882a593Smuzhiyun  * @DEEPSLEEP_TO_EXECUTEOK: The apDeepSleep to apExecute state transition has
193*4882a593Smuzhiyun  *                         been completed
194*4882a593Smuzhiyun  * @EXECUTE_TO_SLEEP: The apExecute to apSleep state transition is on going
195*4882a593Smuzhiyun  * @SLEEP_TO_EXECUTE: The apSleep to apExecute state transition is on going
196*4882a593Smuzhiyun  * @SLEEP_TO_EXECUTEOK: The apSleep to apExecute state transition has been
197*4882a593Smuzhiyun  *                     completed
198*4882a593Smuzhiyun  * @EXECUTE_TO_IDLE: The apExecute to apIdle state transition is on going
199*4882a593Smuzhiyun  * @IDLE_TO_EXECUTE: The apIdle to apExecute state transition is on going
200*4882a593Smuzhiyun  * @IDLE_TO_EXECUTEOK: The apIdle to apExecute state transition has been
201*4882a593Smuzhiyun  *                    completed
202*4882a593Smuzhiyun  * @INIT_STATUS: Status init
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun enum ap_pwrsttr_status {
205*4882a593Smuzhiyun 	BOOT_TO_EXECUTEOK = 0xFF,
206*4882a593Smuzhiyun 	DEEPSLEEPOK = 0xFE,
207*4882a593Smuzhiyun 	SLEEPOK = 0xFD,
208*4882a593Smuzhiyun 	IDLEOK = 0xFC,
209*4882a593Smuzhiyun 	SOFTRESETOK = 0xFB,
210*4882a593Smuzhiyun 	SOFTRESETGO = 0xFA,
211*4882a593Smuzhiyun 	BOOT_TO_EXECUTE = 0xF9,
212*4882a593Smuzhiyun 	EXECUTE_TO_DEEPSLEEP = 0xF8,
213*4882a593Smuzhiyun 	DEEPSLEEP_TO_EXECUTE = 0xF7,
214*4882a593Smuzhiyun 	DEEPSLEEP_TO_EXECUTEOK = 0xF6,
215*4882a593Smuzhiyun 	EXECUTE_TO_SLEEP = 0xF5,
216*4882a593Smuzhiyun 	SLEEP_TO_EXECUTE = 0xF4,
217*4882a593Smuzhiyun 	SLEEP_TO_EXECUTEOK = 0xF3,
218*4882a593Smuzhiyun 	EXECUTE_TO_IDLE = 0xF2,
219*4882a593Smuzhiyun 	IDLE_TO_EXECUTE = 0xF1,
220*4882a593Smuzhiyun 	IDLE_TO_EXECUTEOK = 0xF0,
221*4882a593Smuzhiyun 	RDYTODS_RETURNTOEXE    = 0xEF,
222*4882a593Smuzhiyun 	NORDYTODS_RETURNTOEXE  = 0xEE,
223*4882a593Smuzhiyun 	EXETOSLEEP_RETURNTOEXE = 0xED,
224*4882a593Smuzhiyun 	EXETOIDLE_RETURNTOEXE  = 0xEC,
225*4882a593Smuzhiyun 	INIT_STATUS = 0xEB,
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*error messages */
228*4882a593Smuzhiyun 	INITERROR                     = 0x00,
229*4882a593Smuzhiyun 	PLLARMLOCKP_ER                = 0x01,
230*4882a593Smuzhiyun 	PLLDDRLOCKP_ER                = 0x02,
231*4882a593Smuzhiyun 	PLLSOCLOCKP_ER                = 0x03,
232*4882a593Smuzhiyun 	PLLSOCK1LOCKP_ER              = 0x04,
233*4882a593Smuzhiyun 	ARMWFI_ER                     = 0x05,
234*4882a593Smuzhiyun 	SYSCLKOK_ER                   = 0x06,
235*4882a593Smuzhiyun 	I2C_NACK_DATA_ER              = 0x07,
236*4882a593Smuzhiyun 	BOOT_ER                       = 0x08,
237*4882a593Smuzhiyun 	I2C_STATUS_ALWAYS_1           = 0x0A,
238*4882a593Smuzhiyun 	I2C_NACK_REG_ADDR_ER          = 0x0B,
239*4882a593Smuzhiyun 	I2C_NACK_DATA0123_ER          = 0x1B,
240*4882a593Smuzhiyun 	I2C_NACK_ADDR_ER              = 0x1F,
241*4882a593Smuzhiyun 	CURAPPWRSTISNOT_BOOT          = 0x20,
242*4882a593Smuzhiyun 	CURAPPWRSTISNOT_EXECUTE       = 0x21,
243*4882a593Smuzhiyun 	CURAPPWRSTISNOT_SLEEPMODE     = 0x22,
244*4882a593Smuzhiyun 	CURAPPWRSTISNOT_CORRECTFORIT10 = 0x23,
245*4882a593Smuzhiyun 	FIFO4500WUISNOT_WUPEVENT      = 0x24,
246*4882a593Smuzhiyun 	PLL32KLOCKP_ER                = 0x29,
247*4882a593Smuzhiyun 	DDRDEEPSLEEPOK_ER             = 0x2A,
248*4882a593Smuzhiyun 	ROMCODEREADY_ER               = 0x50,
249*4882a593Smuzhiyun 	WUPBEFOREDS                   = 0x51,
250*4882a593Smuzhiyun 	DDRCONFIG_ER                  = 0x52,
251*4882a593Smuzhiyun 	WUPBEFORESLEEP                = 0x53,
252*4882a593Smuzhiyun 	WUPBEFOREIDLE                 = 0x54
253*4882a593Smuzhiyun };  /* earlier called as  mbox_2_arm_stat */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /**
256*4882a593Smuzhiyun  * enum dvfs_stat - DVFS status messages definition
257*4882a593Smuzhiyun  * @DVFS_GO: A state transition DVFS is on going
258*4882a593Smuzhiyun  * @DVFS_ARM100OPPOK: The state transition DVFS has been completed for 100OPP
259*4882a593Smuzhiyun  * @DVFS_ARM50OPPOK: The state transition DVFS has been completed for 50OPP
260*4882a593Smuzhiyun  * @DVFS_ARMEXTCLKOK: The state transition DVFS has been completed for EXTCLK
261*4882a593Smuzhiyun  * @DVFS_NOCHGTCLKOK: The state transition DVFS has been completed for
262*4882a593Smuzhiyun  *                   NOCHGCLK
263*4882a593Smuzhiyun  * @DVFS_INITSTATUS: Value init
264*4882a593Smuzhiyun  */
265*4882a593Smuzhiyun enum dvfs_stat {
266*4882a593Smuzhiyun 	DVFS_GO = 0xFF,
267*4882a593Smuzhiyun 	DVFS_ARM100OPPOK = 0xFE,
268*4882a593Smuzhiyun 	DVFS_ARM50OPPOK = 0xFD,
269*4882a593Smuzhiyun 	DVFS_ARMEXTCLKOK = 0xFC,
270*4882a593Smuzhiyun 	DVFS_NOCHGTCLKOK = 0xFB,
271*4882a593Smuzhiyun 	DVFS_INITSTATUS = 0x00
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /**
275*4882a593Smuzhiyun  * enum sva_mmdsp_stat - SVA MMDSP status messages
276*4882a593Smuzhiyun  * @SVA_MMDSP_GO: SVAMMDSP interrupt has happened
277*4882a593Smuzhiyun  * @SVA_MMDSP_INIT: Status init
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun enum sva_mmdsp_stat {
280*4882a593Smuzhiyun 	SVA_MMDSP_GO = 0xFF,
281*4882a593Smuzhiyun 	SVA_MMDSP_INIT = 0x00
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /**
285*4882a593Smuzhiyun  * enum sia_mmdsp_stat - SIA MMDSP status messages
286*4882a593Smuzhiyun  * @SIA_MMDSP_GO: SIAMMDSP interrupt has happened
287*4882a593Smuzhiyun  * @SIA_MMDSP_INIT: Status init
288*4882a593Smuzhiyun  */
289*4882a593Smuzhiyun enum sia_mmdsp_stat {
290*4882a593Smuzhiyun 	SIA_MMDSP_GO = 0xFF,
291*4882a593Smuzhiyun 	SIA_MMDSP_INIT = 0x00
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /**
295*4882a593Smuzhiyun  * enum  mbox_to_arm_err - Error messages definition
296*4882a593Smuzhiyun  * @INIT_ERR: Init value
297*4882a593Smuzhiyun  * @PLLARMLOCKP_ERR: PLLARM has not been correctly locked in given time
298*4882a593Smuzhiyun  * @PLLDDRLOCKP_ERR: PLLDDR has not been correctly locked in the given time
299*4882a593Smuzhiyun  * @PLLSOC0LOCKP_ERR: PLLSOC0 has not been correctly locked in the given time
300*4882a593Smuzhiyun  * @PLLSOC1LOCKP_ERR: PLLSOC1 has not been correctly locked in the given time
301*4882a593Smuzhiyun  * @ARMWFI_ERR: The ARM WFI has not been correctly executed in the given time
302*4882a593Smuzhiyun  * @SYSCLKOK_ERR: The SYSCLK is not available in the given time
303*4882a593Smuzhiyun  * @BOOT_ERR: Romcode has not validated the XP70 self reset in the given time
304*4882a593Smuzhiyun  * @ROMCODESAVECONTEXT: The Romcode didn.t correctly save it secure context
305*4882a593Smuzhiyun  * @VARMHIGHSPEEDVALTO_ERR: The ARM high speed supply value transfered
306*4882a593Smuzhiyun  *          through I2C has not been correctly executed in the given time
307*4882a593Smuzhiyun  * @VARMHIGHSPEEDACCESS_ERR: The command value of VarmHighSpeedVal transfered
308*4882a593Smuzhiyun  *             through I2C has not been correctly executed in the given time
309*4882a593Smuzhiyun  * @VARMLOWSPEEDVALTO_ERR:The ARM low speed supply value transfered through
310*4882a593Smuzhiyun  *                     I2C has not been correctly executed in the given time
311*4882a593Smuzhiyun  * @VARMLOWSPEEDACCESS_ERR: The command value of VarmLowSpeedVal transfered
312*4882a593Smuzhiyun  *             through I2C has not been correctly executed in the given time
313*4882a593Smuzhiyun  * @VARMRETENTIONVALTO_ERR: The ARM retention supply value transfered through
314*4882a593Smuzhiyun  *                     I2C has not been correctly executed in the given time
315*4882a593Smuzhiyun  * @VARMRETENTIONACCESS_ERR: The command value of VarmRetentionVal transfered
316*4882a593Smuzhiyun  *             through I2C has not been correctly executed in the given time
317*4882a593Smuzhiyun  * @VAPEHIGHSPEEDVALTO_ERR: The APE highspeed supply value transfered through
318*4882a593Smuzhiyun  *                     I2C has not been correctly executed in the given time
319*4882a593Smuzhiyun  * @VSAFEHPVALTO_ERR: The SAFE high power supply value transfered through I2C
320*4882a593Smuzhiyun  *                         has not been correctly executed in the given time
321*4882a593Smuzhiyun  * @VMODSEL1VALTO_ERR: The MODEM sel1 supply value transfered through I2C has
322*4882a593Smuzhiyun  *                             not been correctly executed in the given time
323*4882a593Smuzhiyun  * @VMODSEL2VALTO_ERR: The MODEM sel2 supply value transfered through I2C has
324*4882a593Smuzhiyun  *                             not been correctly executed in the given time
325*4882a593Smuzhiyun  * @VARMOFFACCESS_ERR: The command value of Varm ON/OFF transfered through
326*4882a593Smuzhiyun  *                     I2C has not been correctly executed in the given time
327*4882a593Smuzhiyun  * @VAPEOFFACCESS_ERR: The command value of Vape ON/OFF transfered through
328*4882a593Smuzhiyun  *                     I2C has not been correctly executed in the given time
329*4882a593Smuzhiyun  * @VARMRETACCES_ERR: The command value of Varm retention ON/OFF transfered
330*4882a593Smuzhiyun  *             through I2C has not been correctly executed in the given time
331*4882a593Smuzhiyun  * @CURAPPWRSTISNOTBOOT:Generated when Arm want to do power state transition
332*4882a593Smuzhiyun  *             ApBoot to ApExecute but the power current state is not Apboot
333*4882a593Smuzhiyun  * @CURAPPWRSTISNOTEXECUTE: Generated when Arm want to do power state
334*4882a593Smuzhiyun  *              transition from ApExecute to others power state but the
335*4882a593Smuzhiyun  *              power current state is not ApExecute
336*4882a593Smuzhiyun  * @CURAPPWRSTISNOTSLEEPMODE: Generated when wake up events are transmitted
337*4882a593Smuzhiyun  *             but the power current state is not ApDeepSleep/ApSleep/ApIdle
338*4882a593Smuzhiyun  * @CURAPPWRSTISNOTCORRECTDBG:  Generated when wake up events are transmitted
339*4882a593Smuzhiyun  *              but the power current state is not correct
340*4882a593Smuzhiyun  * @ARMREGU1VALTO_ERR:The ArmRegu1 value transferred through I2C has not
341*4882a593Smuzhiyun  *                    been correctly executed in the given time
342*4882a593Smuzhiyun  * @ARMREGU2VALTO_ERR: The ArmRegu2 value transferred through I2C has not
343*4882a593Smuzhiyun  *                    been correctly executed in the given time
344*4882a593Smuzhiyun  * @VAPEREGUVALTO_ERR: The VApeRegu value transfered through I2C has not
345*4882a593Smuzhiyun  *                    been correctly executed in the given time
346*4882a593Smuzhiyun  * @VSMPS3REGUVALTO_ERR: The VSmps3Regu value transfered through I2C has not
347*4882a593Smuzhiyun  *                      been correctly executed in the given time
348*4882a593Smuzhiyun  * @VMODREGUVALTO_ERR: The VModemRegu value transfered through I2C has not
349*4882a593Smuzhiyun  *                    been correctly executed in the given time
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun enum mbox_to_arm_err {
352*4882a593Smuzhiyun 	INIT_ERR = 0x00,
353*4882a593Smuzhiyun 	PLLARMLOCKP_ERR = 0x01,
354*4882a593Smuzhiyun 	PLLDDRLOCKP_ERR = 0x02,
355*4882a593Smuzhiyun 	PLLSOC0LOCKP_ERR = 0x03,
356*4882a593Smuzhiyun 	PLLSOC1LOCKP_ERR = 0x04,
357*4882a593Smuzhiyun 	ARMWFI_ERR = 0x05,
358*4882a593Smuzhiyun 	SYSCLKOK_ERR = 0x06,
359*4882a593Smuzhiyun 	BOOT_ERR = 0x07,
360*4882a593Smuzhiyun 	ROMCODESAVECONTEXT = 0x08,
361*4882a593Smuzhiyun 	VARMHIGHSPEEDVALTO_ERR = 0x10,
362*4882a593Smuzhiyun 	VARMHIGHSPEEDACCESS_ERR = 0x11,
363*4882a593Smuzhiyun 	VARMLOWSPEEDVALTO_ERR = 0x12,
364*4882a593Smuzhiyun 	VARMLOWSPEEDACCESS_ERR = 0x13,
365*4882a593Smuzhiyun 	VARMRETENTIONVALTO_ERR = 0x14,
366*4882a593Smuzhiyun 	VARMRETENTIONACCESS_ERR = 0x15,
367*4882a593Smuzhiyun 	VAPEHIGHSPEEDVALTO_ERR = 0x16,
368*4882a593Smuzhiyun 	VSAFEHPVALTO_ERR = 0x17,
369*4882a593Smuzhiyun 	VMODSEL1VALTO_ERR = 0x18,
370*4882a593Smuzhiyun 	VMODSEL2VALTO_ERR = 0x19,
371*4882a593Smuzhiyun 	VARMOFFACCESS_ERR = 0x1A,
372*4882a593Smuzhiyun 	VAPEOFFACCESS_ERR = 0x1B,
373*4882a593Smuzhiyun 	VARMRETACCES_ERR = 0x1C,
374*4882a593Smuzhiyun 	CURAPPWRSTISNOTBOOT = 0x20,
375*4882a593Smuzhiyun 	CURAPPWRSTISNOTEXECUTE = 0x21,
376*4882a593Smuzhiyun 	CURAPPWRSTISNOTSLEEPMODE = 0x22,
377*4882a593Smuzhiyun 	CURAPPWRSTISNOTCORRECTDBG = 0x23,
378*4882a593Smuzhiyun 	ARMREGU1VALTO_ERR = 0x24,
379*4882a593Smuzhiyun 	ARMREGU2VALTO_ERR = 0x25,
380*4882a593Smuzhiyun 	VAPEREGUVALTO_ERR = 0x26,
381*4882a593Smuzhiyun 	VSMPS3REGUVALTO_ERR = 0x27,
382*4882a593Smuzhiyun 	VMODREGUVALTO_ERR = 0x28
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun enum hw_acc {
386*4882a593Smuzhiyun 	SVAMMDSP = 0,
387*4882a593Smuzhiyun 	SVAPIPE = 1,
388*4882a593Smuzhiyun 	SIAMMDSP = 2,
389*4882a593Smuzhiyun 	SIAPIPE = 3,
390*4882a593Smuzhiyun 	SGA = 4,
391*4882a593Smuzhiyun 	B2R2MCDE = 5,
392*4882a593Smuzhiyun 	ESRAM12 = 6,
393*4882a593Smuzhiyun 	ESRAM34 = 7,
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun enum cs_pwrmgt {
397*4882a593Smuzhiyun 	PWRDNCS0  = 0,
398*4882a593Smuzhiyun 	WKUPCS0   = 1,
399*4882a593Smuzhiyun 	PWRDNCS1  = 2,
400*4882a593Smuzhiyun 	WKUPCS1   = 3
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* Defs related to autonomous power management */
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /**
406*4882a593Smuzhiyun  * enum sia_sva_pwr_policy - Power policy
407*4882a593Smuzhiyun  * @NO_CHGT:	No change
408*4882a593Smuzhiyun  * @DSPOFF_HWPOFF:
409*4882a593Smuzhiyun  * @DSPOFFRAMRET_HWPOFF:
410*4882a593Smuzhiyun  * @DSPCLKOFF_HWPOFF:
411*4882a593Smuzhiyun  * @DSPCLKOFF_HWPCLKOFF:
412*4882a593Smuzhiyun  *
413*4882a593Smuzhiyun  */
414*4882a593Smuzhiyun enum sia_sva_pwr_policy {
415*4882a593Smuzhiyun 	NO_CHGT			= 0x0,
416*4882a593Smuzhiyun 	DSPOFF_HWPOFF		= 0x1,
417*4882a593Smuzhiyun 	DSPOFFRAMRET_HWPOFF	= 0x2,
418*4882a593Smuzhiyun 	DSPCLKOFF_HWPOFF	= 0x3,
419*4882a593Smuzhiyun 	DSPCLKOFF_HWPCLKOFF	= 0x4,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /**
423*4882a593Smuzhiyun  * enum auto_enable - Auto Power enable
424*4882a593Smuzhiyun  * @AUTO_OFF:
425*4882a593Smuzhiyun  * @AUTO_ON:
426*4882a593Smuzhiyun  *
427*4882a593Smuzhiyun  */
428*4882a593Smuzhiyun enum auto_enable {
429*4882a593Smuzhiyun 	AUTO_OFF	= 0x0,
430*4882a593Smuzhiyun 	AUTO_ON		= 0x1,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /* End of file previously known as prcmu-fw-defs_v1.h */
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /**
436*4882a593Smuzhiyun  * enum prcmu_power_status - results from set_power_state
437*4882a593Smuzhiyun  * @PRCMU_SLEEP_OK: Sleep went ok
438*4882a593Smuzhiyun  * @PRCMU_DEEP_SLEEP_OK: DeepSleep went ok
439*4882a593Smuzhiyun  * @PRCMU_IDLE_OK: Idle went ok
440*4882a593Smuzhiyun  * @PRCMU_DEEPIDLE_OK: DeepIdle went ok
441*4882a593Smuzhiyun  * @PRCMU_PRCMU2ARMPENDINGIT_ER: Pending interrupt detected
442*4882a593Smuzhiyun  * @PRCMU_ARMPENDINGIT_ER: Pending interrupt detected
443*4882a593Smuzhiyun  *
444*4882a593Smuzhiyun  */
445*4882a593Smuzhiyun enum prcmu_power_status {
446*4882a593Smuzhiyun 	PRCMU_SLEEP_OK			= 0xf3,
447*4882a593Smuzhiyun 	PRCMU_DEEP_SLEEP_OK		= 0xf6,
448*4882a593Smuzhiyun 	PRCMU_IDLE_OK			= 0xf0,
449*4882a593Smuzhiyun 	PRCMU_DEEPIDLE_OK		= 0xe3,
450*4882a593Smuzhiyun 	PRCMU_PRCMU2ARMPENDINGIT_ER	= 0x91,
451*4882a593Smuzhiyun 	PRCMU_ARMPENDINGIT_ER		= 0x93,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun  * Definitions for autonomous power management configuration.
456*4882a593Smuzhiyun  */
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define PRCMU_AUTO_PM_OFF 0
459*4882a593Smuzhiyun #define PRCMU_AUTO_PM_ON 1
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #define PRCMU_AUTO_PM_POWER_ON_HSEM BIT(0)
462*4882a593Smuzhiyun #define PRCMU_AUTO_PM_POWER_ON_ABB_FIFO_IT BIT(1)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun enum prcmu_auto_pm_policy {
465*4882a593Smuzhiyun 	PRCMU_AUTO_PM_POLICY_NO_CHANGE,
466*4882a593Smuzhiyun 	PRCMU_AUTO_PM_POLICY_DSP_OFF_HWP_OFF,
467*4882a593Smuzhiyun 	PRCMU_AUTO_PM_POLICY_DSP_OFF_RAMRET_HWP_OFF,
468*4882a593Smuzhiyun 	PRCMU_AUTO_PM_POLICY_DSP_CLK_OFF_HWP_OFF,
469*4882a593Smuzhiyun 	PRCMU_AUTO_PM_POLICY_DSP_CLK_OFF_HWP_CLK_OFF,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /**
473*4882a593Smuzhiyun  * struct prcmu_auto_pm_config - Autonomous power management configuration.
474*4882a593Smuzhiyun  * @sia_auto_pm_enable: SIA autonomous pm enable. (PRCMU_AUTO_PM_{OFF,ON})
475*4882a593Smuzhiyun  * @sia_power_on:       SIA power ON enable. (PRCMU_AUTO_PM_POWER_ON_* bitmask)
476*4882a593Smuzhiyun  * @sia_policy:         SIA power policy. (enum prcmu_auto_pm_policy)
477*4882a593Smuzhiyun  * @sva_auto_pm_enable: SVA autonomous pm enable. (PRCMU_AUTO_PM_{OFF,ON})
478*4882a593Smuzhiyun  * @sva_power_on:       SVA power ON enable. (PRCMU_AUTO_PM_POWER_ON_* bitmask)
479*4882a593Smuzhiyun  * @sva_policy:         SVA power policy. (enum prcmu_auto_pm_policy)
480*4882a593Smuzhiyun  */
481*4882a593Smuzhiyun struct prcmu_auto_pm_config {
482*4882a593Smuzhiyun 	u8 sia_auto_pm_enable;
483*4882a593Smuzhiyun 	u8 sia_power_on;
484*4882a593Smuzhiyun 	u8 sia_policy;
485*4882a593Smuzhiyun 	u8 sva_auto_pm_enable;
486*4882a593Smuzhiyun 	u8 sva_power_on;
487*4882a593Smuzhiyun 	u8 sva_policy;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #ifdef CONFIG_MFD_DB8500_PRCMU
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun void db8500_prcmu_early_init(void);
493*4882a593Smuzhiyun int prcmu_set_rc_a2p(enum romcode_write);
494*4882a593Smuzhiyun enum romcode_read prcmu_get_rc_p2a(void);
495*4882a593Smuzhiyun enum ap_pwrst prcmu_get_xp70_current_state(void);
496*4882a593Smuzhiyun bool prcmu_has_arm_maxopp(void);
497*4882a593Smuzhiyun struct prcmu_fw_version *prcmu_get_fw_version(void);
498*4882a593Smuzhiyun int prcmu_release_usb_wakeup_state(void);
499*4882a593Smuzhiyun void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep,
500*4882a593Smuzhiyun 	struct prcmu_auto_pm_config *idle);
501*4882a593Smuzhiyun bool prcmu_is_auto_pm_enabled(void);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
504*4882a593Smuzhiyun int prcmu_set_clock_divider(u8 clock, u8 divider);
505*4882a593Smuzhiyun int db8500_prcmu_config_hotdog(u8 threshold);
506*4882a593Smuzhiyun int db8500_prcmu_config_hotmon(u8 low, u8 high);
507*4882a593Smuzhiyun int db8500_prcmu_start_temp_sense(u16 cycles32k);
508*4882a593Smuzhiyun int db8500_prcmu_stop_temp_sense(void);
509*4882a593Smuzhiyun int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
510*4882a593Smuzhiyun int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun int prcmu_ac_wake_req(void);
513*4882a593Smuzhiyun void prcmu_ac_sleep_req(void);
514*4882a593Smuzhiyun void db8500_prcmu_modem_reset(void);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off);
517*4882a593Smuzhiyun int db8500_prcmu_enable_a9wdog(u8 id);
518*4882a593Smuzhiyun int db8500_prcmu_disable_a9wdog(u8 id);
519*4882a593Smuzhiyun int db8500_prcmu_kick_a9wdog(u8 id);
520*4882a593Smuzhiyun int db8500_prcmu_load_a9wdog(u8 id, u32 val);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun void db8500_prcmu_system_reset(u16 reset_code);
523*4882a593Smuzhiyun int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk, bool keep_ap_pll);
524*4882a593Smuzhiyun u8 db8500_prcmu_get_power_state_result(void);
525*4882a593Smuzhiyun void db8500_prcmu_enable_wakeups(u32 wakeups);
526*4882a593Smuzhiyun int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state);
527*4882a593Smuzhiyun int db8500_prcmu_request_clock(u8 clock, bool enable);
528*4882a593Smuzhiyun void db8500_prcmu_config_abb_event_readout(u32 abb_events);
529*4882a593Smuzhiyun void db8500_prcmu_get_abb_event_buffer(void __iomem **buf);
530*4882a593Smuzhiyun int db8500_prcmu_config_esram0_deep_sleep(u8 state);
531*4882a593Smuzhiyun u16 db8500_prcmu_get_reset_code(void);
532*4882a593Smuzhiyun bool db8500_prcmu_is_ac_wake_requested(void);
533*4882a593Smuzhiyun int db8500_prcmu_set_arm_opp(u8 opp);
534*4882a593Smuzhiyun int db8500_prcmu_get_arm_opp(void);
535*4882a593Smuzhiyun int db8500_prcmu_set_ape_opp(u8 opp);
536*4882a593Smuzhiyun int db8500_prcmu_get_ape_opp(void);
537*4882a593Smuzhiyun int db8500_prcmu_request_ape_opp_100_voltage(bool enable);
538*4882a593Smuzhiyun int db8500_prcmu_get_ddr_opp(void);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun u32 db8500_prcmu_read(unsigned int reg);
541*4882a593Smuzhiyun void db8500_prcmu_write(unsigned int reg, u32 value);
542*4882a593Smuzhiyun void db8500_prcmu_write_masked(unsigned int reg, u32 mask, u32 value);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #else /* !CONFIG_MFD_DB8500_PRCMU */
545*4882a593Smuzhiyun 
db8500_prcmu_early_init(void)546*4882a593Smuzhiyun static inline void db8500_prcmu_early_init(void) {}
547*4882a593Smuzhiyun 
prcmu_set_rc_a2p(enum romcode_write code)548*4882a593Smuzhiyun static inline int prcmu_set_rc_a2p(enum romcode_write code)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
prcmu_get_rc_p2a(void)553*4882a593Smuzhiyun static inline enum romcode_read prcmu_get_rc_p2a(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	return INIT;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
prcmu_get_xp70_current_state(void)558*4882a593Smuzhiyun static inline enum ap_pwrst prcmu_get_xp70_current_state(void)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	return AP_EXECUTE;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
prcmu_has_arm_maxopp(void)563*4882a593Smuzhiyun static inline bool prcmu_has_arm_maxopp(void)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	return false;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
prcmu_get_fw_version(void)568*4882a593Smuzhiyun static inline struct prcmu_fw_version *prcmu_get_fw_version(void)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	return NULL;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
db8500_prcmu_set_ape_opp(u8 opp)573*4882a593Smuzhiyun static inline int db8500_prcmu_set_ape_opp(u8 opp)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
db8500_prcmu_get_ape_opp(void)578*4882a593Smuzhiyun static inline int db8500_prcmu_get_ape_opp(void)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	return APE_100_OPP;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
db8500_prcmu_request_ape_opp_100_voltage(bool enable)583*4882a593Smuzhiyun static inline int db8500_prcmu_request_ape_opp_100_voltage(bool enable)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
prcmu_release_usb_wakeup_state(void)588*4882a593Smuzhiyun static inline int prcmu_release_usb_wakeup_state(void)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
db8500_prcmu_get_ddr_opp(void)593*4882a593Smuzhiyun static inline int db8500_prcmu_get_ddr_opp(void)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	return DDR_100_OPP;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
prcmu_configure_auto_pm(struct prcmu_auto_pm_config * sleep,struct prcmu_auto_pm_config * idle)598*4882a593Smuzhiyun static inline void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep,
599*4882a593Smuzhiyun 	struct prcmu_auto_pm_config *idle)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
prcmu_is_auto_pm_enabled(void)603*4882a593Smuzhiyun static inline bool prcmu_is_auto_pm_enabled(void)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	return false;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
prcmu_config_clkout(u8 clkout,u8 source,u8 div)608*4882a593Smuzhiyun static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
prcmu_set_clock_divider(u8 clock,u8 divider)613*4882a593Smuzhiyun static inline int prcmu_set_clock_divider(u8 clock, u8 divider)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
db8500_prcmu_config_hotdog(u8 threshold)618*4882a593Smuzhiyun static inline int db8500_prcmu_config_hotdog(u8 threshold)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
db8500_prcmu_config_hotmon(u8 low,u8 high)623*4882a593Smuzhiyun static inline int db8500_prcmu_config_hotmon(u8 low, u8 high)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
db8500_prcmu_start_temp_sense(u16 cycles32k)628*4882a593Smuzhiyun static inline int db8500_prcmu_start_temp_sense(u16 cycles32k)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
db8500_prcmu_stop_temp_sense(void)633*4882a593Smuzhiyun static inline int db8500_prcmu_stop_temp_sense(void)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	return 0;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
prcmu_abb_read(u8 slave,u8 reg,u8 * value,u8 size)638*4882a593Smuzhiyun static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	return -ENOSYS;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
prcmu_abb_write(u8 slave,u8 reg,u8 * value,u8 size)643*4882a593Smuzhiyun static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	return -ENOSYS;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
prcmu_ac_wake_req(void)648*4882a593Smuzhiyun static inline int prcmu_ac_wake_req(void)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
prcmu_ac_sleep_req(void)653*4882a593Smuzhiyun static inline void prcmu_ac_sleep_req(void) {}
654*4882a593Smuzhiyun 
db8500_prcmu_modem_reset(void)655*4882a593Smuzhiyun static inline void db8500_prcmu_modem_reset(void) {}
656*4882a593Smuzhiyun 
db8500_prcmu_system_reset(u16 reset_code)657*4882a593Smuzhiyun static inline void db8500_prcmu_system_reset(u16 reset_code) {}
658*4882a593Smuzhiyun 
db8500_prcmu_set_power_state(u8 state,bool keep_ulp_clk,bool keep_ap_pll)659*4882a593Smuzhiyun static inline int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk,
660*4882a593Smuzhiyun 	bool keep_ap_pll)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
db8500_prcmu_get_power_state_result(void)665*4882a593Smuzhiyun static inline u8 db8500_prcmu_get_power_state_result(void)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	return 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
db8500_prcmu_enable_wakeups(u32 wakeups)670*4882a593Smuzhiyun static inline void db8500_prcmu_enable_wakeups(u32 wakeups) {}
671*4882a593Smuzhiyun 
db8500_prcmu_set_epod(u16 epod_id,u8 epod_state)672*4882a593Smuzhiyun static inline int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
db8500_prcmu_request_clock(u8 clock,bool enable)677*4882a593Smuzhiyun static inline int db8500_prcmu_request_clock(u8 clock, bool enable)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
db8500_prcmu_config_esram0_deep_sleep(u8 state)682*4882a593Smuzhiyun static inline int db8500_prcmu_config_esram0_deep_sleep(u8 state)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	return 0;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
db8500_prcmu_config_abb_event_readout(u32 abb_events)687*4882a593Smuzhiyun static inline void db8500_prcmu_config_abb_event_readout(u32 abb_events) {}
688*4882a593Smuzhiyun 
db8500_prcmu_get_abb_event_buffer(void __iomem ** buf)689*4882a593Smuzhiyun static inline void db8500_prcmu_get_abb_event_buffer(void __iomem **buf) {}
690*4882a593Smuzhiyun 
db8500_prcmu_get_reset_code(void)691*4882a593Smuzhiyun static inline u16 db8500_prcmu_get_reset_code(void)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
db8500_prcmu_config_a9wdog(u8 num,bool sleep_auto_off)696*4882a593Smuzhiyun static inline int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
db8500_prcmu_enable_a9wdog(u8 id)701*4882a593Smuzhiyun static inline int db8500_prcmu_enable_a9wdog(u8 id)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
db8500_prcmu_disable_a9wdog(u8 id)706*4882a593Smuzhiyun static inline int db8500_prcmu_disable_a9wdog(u8 id)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
db8500_prcmu_kick_a9wdog(u8 id)711*4882a593Smuzhiyun static inline int db8500_prcmu_kick_a9wdog(u8 id)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
db8500_prcmu_load_a9wdog(u8 id,u32 val)716*4882a593Smuzhiyun static inline int db8500_prcmu_load_a9wdog(u8 id, u32 val)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
db8500_prcmu_is_ac_wake_requested(void)721*4882a593Smuzhiyun static inline bool db8500_prcmu_is_ac_wake_requested(void)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
db8500_prcmu_set_arm_opp(u8 opp)726*4882a593Smuzhiyun static inline int db8500_prcmu_set_arm_opp(u8 opp)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
db8500_prcmu_get_arm_opp(void)731*4882a593Smuzhiyun static inline int db8500_prcmu_get_arm_opp(void)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
db8500_prcmu_read(unsigned int reg)736*4882a593Smuzhiyun static inline u32 db8500_prcmu_read(unsigned int reg)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
db8500_prcmu_write(unsigned int reg,u32 value)741*4882a593Smuzhiyun static inline void db8500_prcmu_write(unsigned int reg, u32 value) {}
742*4882a593Smuzhiyun 
db8500_prcmu_write_masked(unsigned int reg,u32 mask,u32 value)743*4882a593Smuzhiyun static inline void db8500_prcmu_write_masked(unsigned int reg, u32 mask,
744*4882a593Smuzhiyun 	u32 value) {}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun #endif /* !CONFIG_MFD_DB8500_PRCMU */
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun #endif /* __MFD_DB8500_PRCMU_H */
749