1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * TI DaVinci DA8xx CHIPCFGx registers for syscon consumers. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 David Lechner <david@lechnology.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __LINUX_MFD_DA8XX_CFGCHIP_H 9*4882a593Smuzhiyun #define __LINUX_MFD_DA8XX_CFGCHIP_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/bitops.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* register offset (32-bit registers) */ 14*4882a593Smuzhiyun #define CFGCHIP(n) ((n) * 4) 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* CFGCHIP0 (PLL0/EDMA3_0) register bits */ 17*4882a593Smuzhiyun #define CFGCHIP0_PLL_MASTER_LOCK BIT(4) 18*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC1DBS(n) ((n) << 2) 19*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC1DBS_MASK CFGCHIP0_EDMA30TC1DBS(0x3) 20*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC1DBS_16 CFGCHIP0_EDMA30TC1DBS(0x0) 21*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC1DBS_32 CFGCHIP0_EDMA30TC1DBS(0x1) 22*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC1DBS_64 CFGCHIP0_EDMA30TC1DBS(0x2) 23*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC0DBS(n) ((n) << 0) 24*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC0DBS_MASK CFGCHIP0_EDMA30TC0DBS(0x3) 25*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC0DBS_16 CFGCHIP0_EDMA30TC0DBS(0x0) 26*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC0DBS_32 CFGCHIP0_EDMA30TC0DBS(0x1) 27*4882a593Smuzhiyun #define CFGCHIP0_EDMA30TC0DBS_64 CFGCHIP0_EDMA30TC0DBS(0x2) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* CFGCHIP1 (eCAP/HPI/EDMA3_1/eHRPWM TBCLK/McASP0 AMUTEIN) register bits */ 30*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC(n) ((n) << 27) 31*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_MASK CFGCHIP1_CAP2SRC(0x1f) 32*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_ECAP_PIN CFGCHIP1_CAP2SRC(0x0) 33*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_MCASP0_TX CFGCHIP1_CAP2SRC(0x1) 34*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_MCASP0_RX CFGCHIP1_CAP2SRC(0x2) 35*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C0_RX_THRESHOLD CFGCHIP1_CAP2SRC(0x7) 36*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C0_RX CFGCHIP1_CAP2SRC(0x8) 37*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C0_TX CFGCHIP1_CAP2SRC(0x9) 38*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C0_MISC CFGCHIP1_CAP2SRC(0xa) 39*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C1_RX_THRESHOLD CFGCHIP1_CAP2SRC(0xb) 40*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C1_RX CFGCHIP1_CAP2SRC(0xc) 41*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C1_TX CFGCHIP1_CAP2SRC(0xd) 42*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C1_MISC CFGCHIP1_CAP2SRC(0xe) 43*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C2_RX_THRESHOLD CFGCHIP1_CAP2SRC(0xf) 44*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C2_RX CFGCHIP1_CAP2SRC(0x10) 45*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C2_TX CFGCHIP1_CAP2SRC(0x11) 46*4882a593Smuzhiyun #define CFGCHIP1_CAP2SRC_EMAC_C2_MISC CFGCHIP1_CAP2SRC(0x12) 47*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC(n) ((n) << 22) 48*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_MASK CFGCHIP1_CAP1SRC(0x1f) 49*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_ECAP_PIN CFGCHIP1_CAP1SRC(0x0) 50*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_MCASP0_TX CFGCHIP1_CAP1SRC(0x1) 51*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_MCASP0_RX CFGCHIP1_CAP1SRC(0x2) 52*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C0_RX_THRESHOLD CFGCHIP1_CAP1SRC(0x7) 53*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C0_RX CFGCHIP1_CAP1SRC(0x8) 54*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C0_TX CFGCHIP1_CAP1SRC(0x9) 55*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C0_MISC CFGCHIP1_CAP1SRC(0xa) 56*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C1_RX_THRESHOLD CFGCHIP1_CAP1SRC(0xb) 57*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C1_RX CFGCHIP1_CAP1SRC(0xc) 58*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C1_TX CFGCHIP1_CAP1SRC(0xd) 59*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C1_MISC CFGCHIP1_CAP1SRC(0xe) 60*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C2_RX_THRESHOLD CFGCHIP1_CAP1SRC(0xf) 61*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C2_RX CFGCHIP1_CAP1SRC(0x10) 62*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C2_TX CFGCHIP1_CAP1SRC(0x11) 63*4882a593Smuzhiyun #define CFGCHIP1_CAP1SRC_EMAC_C2_MISC CFGCHIP1_CAP1SRC(0x12) 64*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC(n) ((n) << 17) 65*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_MASK CFGCHIP1_CAP0SRC(0x1f) 66*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_ECAP_PIN CFGCHIP1_CAP0SRC(0x0) 67*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_MCASP0_TX CFGCHIP1_CAP0SRC(0x1) 68*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_MCASP0_RX CFGCHIP1_CAP0SRC(0x2) 69*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C0_RX_THRESHOLD CFGCHIP1_CAP0SRC(0x7) 70*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C0_RX CFGCHIP1_CAP0SRC(0x8) 71*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C0_TX CFGCHIP1_CAP0SRC(0x9) 72*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C0_MISC CFGCHIP1_CAP0SRC(0xa) 73*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C1_RX_THRESHOLD CFGCHIP1_CAP0SRC(0xb) 74*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C1_RX CFGCHIP1_CAP0SRC(0xc) 75*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C1_TX CFGCHIP1_CAP0SRC(0xd) 76*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C1_MISC CFGCHIP1_CAP0SRC(0xe) 77*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C2_RX_THRESHOLD CFGCHIP1_CAP0SRC(0xf) 78*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C2_RX CFGCHIP1_CAP0SRC(0x10) 79*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C2_TX CFGCHIP1_CAP0SRC(0x11) 80*4882a593Smuzhiyun #define CFGCHIP1_CAP0SRC_EMAC_C2_MISC CFGCHIP1_CAP0SRC(0x12) 81*4882a593Smuzhiyun #define CFGCHIP1_HPIBYTEAD BIT(16) 82*4882a593Smuzhiyun #define CFGCHIP1_HPIENA BIT(15) 83*4882a593Smuzhiyun #define CFGCHIP0_EDMA31TC0DBS(n) ((n) << 13) 84*4882a593Smuzhiyun #define CFGCHIP0_EDMA31TC0DBS_MASK CFGCHIP0_EDMA31TC0DBS(0x3) 85*4882a593Smuzhiyun #define CFGCHIP0_EDMA31TC0DBS_16 CFGCHIP0_EDMA31TC0DBS(0x0) 86*4882a593Smuzhiyun #define CFGCHIP0_EDMA31TC0DBS_32 CFGCHIP0_EDMA31TC0DBS(0x1) 87*4882a593Smuzhiyun #define CFGCHIP0_EDMA31TC0DBS_64 CFGCHIP0_EDMA31TC0DBS(0x2) 88*4882a593Smuzhiyun #define CFGCHIP1_TBCLKSYNC BIT(12) 89*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0(n) ((n) << 0) 90*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_MASK CFGCHIP1_AMUTESEL0(0xf) 91*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_LOW CFGCHIP1_AMUTESEL0(0x0) 92*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_0 CFGCHIP1_AMUTESEL0(0x1) 93*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_1 CFGCHIP1_AMUTESEL0(0x2) 94*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_2 CFGCHIP1_AMUTESEL0(0x3) 95*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_3 CFGCHIP1_AMUTESEL0(0x4) 96*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_4 CFGCHIP1_AMUTESEL0(0x5) 97*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_5 CFGCHIP1_AMUTESEL0(0x6) 98*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_6 CFGCHIP1_AMUTESEL0(0x7) 99*4882a593Smuzhiyun #define CFGCHIP1_AMUTESEL0_BANK_7 CFGCHIP1_AMUTESEL0(0x8) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* CFGCHIP2 (USB PHY) register bits */ 102*4882a593Smuzhiyun #define CFGCHIP2_PHYCLKGD BIT(17) 103*4882a593Smuzhiyun #define CFGCHIP2_VBUSSENSE BIT(16) 104*4882a593Smuzhiyun #define CFGCHIP2_RESET BIT(15) 105*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE(n) ((n) << 13) 106*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE_MASK CFGCHIP2_OTGMODE(0x3) 107*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE_NO_OVERRIDE CFGCHIP2_OTGMODE(0x0) 108*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE_FORCE_HOST CFGCHIP2_OTGMODE(0x1) 109*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE_FORCE_DEVICE CFGCHIP2_OTGMODE(0x2) 110*4882a593Smuzhiyun #define CFGCHIP2_OTGMODE_FORCE_HOST_VBUS_LOW CFGCHIP2_OTGMODE(0x3) 111*4882a593Smuzhiyun #define CFGCHIP2_USB1PHYCLKMUX BIT(12) 112*4882a593Smuzhiyun #define CFGCHIP2_USB2PHYCLKMUX BIT(11) 113*4882a593Smuzhiyun #define CFGCHIP2_PHYPWRDN BIT(10) 114*4882a593Smuzhiyun #define CFGCHIP2_OTGPWRDN BIT(9) 115*4882a593Smuzhiyun #define CFGCHIP2_DATPOL BIT(8) 116*4882a593Smuzhiyun #define CFGCHIP2_USB1SUSPENDM BIT(7) 117*4882a593Smuzhiyun #define CFGCHIP2_PHY_PLLON BIT(6) 118*4882a593Smuzhiyun #define CFGCHIP2_SESENDEN BIT(5) 119*4882a593Smuzhiyun #define CFGCHIP2_VBDTCTEN BIT(4) 120*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ(n) ((n) << 0) 121*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_MASK CFGCHIP2_REFFREQ(0xf) 122*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_12MHZ CFGCHIP2_REFFREQ(0x1) 123*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_24MHZ CFGCHIP2_REFFREQ(0x2) 124*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_48MHZ CFGCHIP2_REFFREQ(0x3) 125*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_19_2MHZ CFGCHIP2_REFFREQ(0x4) 126*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_38_4MHZ CFGCHIP2_REFFREQ(0x5) 127*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_13MHZ CFGCHIP2_REFFREQ(0x6) 128*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_26MHZ CFGCHIP2_REFFREQ(0x7) 129*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_20MHZ CFGCHIP2_REFFREQ(0x8) 130*4882a593Smuzhiyun #define CFGCHIP2_REFFREQ_40MHZ CFGCHIP2_REFFREQ(0x9) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* CFGCHIP3 (EMAC/uPP/PLL1/ASYNC3/PRU/DIV4.5/EMIFA) register bits */ 133*4882a593Smuzhiyun #define CFGCHIP3_RMII_SEL BIT(8) 134*4882a593Smuzhiyun #define CFGCHIP3_UPP_TX_CLKSRC BIT(6) 135*4882a593Smuzhiyun #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5) 136*4882a593Smuzhiyun #define CFGCHIP3_ASYNC3_CLKSRC BIT(4) 137*4882a593Smuzhiyun #define CFGCHIP3_PRUEVTSEL BIT(3) 138*4882a593Smuzhiyun #define CFGCHIP3_DIV45PENA BIT(2) 139*4882a593Smuzhiyun #define CFGCHIP3_EMA_CLKSRC BIT(1) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* CFGCHIP4 (McASP0 AMUNTEIN) register bits */ 142*4882a593Smuzhiyun #define CFGCHIP4_AMUTECLR0 BIT(0) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #endif /* __LINUX_MFD_DA8XX_CFGCHIP_H */ 145