1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2010
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef MFD_AB8500_H
8*4882a593Smuzhiyun #define MFD_AB8500_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/atomic.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct device;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * AB IC versions
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
20*4882a593Smuzhiyun * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
21*4882a593Smuzhiyun * print of version string.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun enum ab8500_version {
24*4882a593Smuzhiyun AB8500_VERSION_AB8500 = 0x0,
25*4882a593Smuzhiyun AB8500_VERSION_AB8505 = 0x1,
26*4882a593Smuzhiyun AB8500_VERSION_AB9540 = 0x2,
27*4882a593Smuzhiyun AB8500_VERSION_AB8540 = 0x4,
28*4882a593Smuzhiyun AB8500_VERSION_UNDEFINED,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* AB8500 CIDs*/
32*4882a593Smuzhiyun #define AB8500_CUTEARLY 0x00
33*4882a593Smuzhiyun #define AB8500_CUT1P0 0x10
34*4882a593Smuzhiyun #define AB8500_CUT1P1 0x11
35*4882a593Smuzhiyun #define AB8500_CUT1P2 0x12 /* Only valid for AB8540 */
36*4882a593Smuzhiyun #define AB8500_CUT2P0 0x20
37*4882a593Smuzhiyun #define AB8500_CUT3P0 0x30
38*4882a593Smuzhiyun #define AB8500_CUT3P3 0x33
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * AB8500 bank addresses
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #define AB8500_M_FSM_RANK 0x0
44*4882a593Smuzhiyun #define AB8500_SYS_CTRL1_BLOCK 0x1
45*4882a593Smuzhiyun #define AB8500_SYS_CTRL2_BLOCK 0x2
46*4882a593Smuzhiyun #define AB8500_REGU_CTRL1 0x3
47*4882a593Smuzhiyun #define AB8500_REGU_CTRL2 0x4
48*4882a593Smuzhiyun #define AB8500_USB 0x5
49*4882a593Smuzhiyun #define AB8500_TVOUT 0x6
50*4882a593Smuzhiyun #define AB8500_DBI 0x7
51*4882a593Smuzhiyun #define AB8500_ECI_AV_ACC 0x8
52*4882a593Smuzhiyun #define AB8500_RESERVED 0x9
53*4882a593Smuzhiyun #define AB8500_GPADC 0xA
54*4882a593Smuzhiyun #define AB8500_CHARGER 0xB
55*4882a593Smuzhiyun #define AB8500_GAS_GAUGE 0xC
56*4882a593Smuzhiyun #define AB8500_AUDIO 0xD
57*4882a593Smuzhiyun #define AB8500_INTERRUPT 0xE
58*4882a593Smuzhiyun #define AB8500_RTC 0xF
59*4882a593Smuzhiyun #define AB8500_MISC 0x10
60*4882a593Smuzhiyun #define AB8500_DEVELOPMENT 0x11
61*4882a593Smuzhiyun #define AB8500_DEBUG 0x12
62*4882a593Smuzhiyun #define AB8500_PROD_TEST 0x13
63*4882a593Smuzhiyun #define AB8500_STE_TEST 0x14
64*4882a593Smuzhiyun #define AB8500_OTP_EMUL 0x15
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define AB8500_DEBUG_FIELD_LAST 0x16
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Interrupts
70*4882a593Smuzhiyun * Values used to index into array ab8500_irq_regoffset[] defined in
71*4882a593Smuzhiyun * drivers/mdf/ab8500-core.c
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun /* Definitions for AB8500, AB9540 and AB8540 */
74*4882a593Smuzhiyun /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */
75*4882a593Smuzhiyun #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */
76*4882a593Smuzhiyun #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540/8540 */
77*4882a593Smuzhiyun #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540/8540 */
78*4882a593Smuzhiyun #define AB8500_INT_TEMP_WARM 3
79*4882a593Smuzhiyun #define AB8500_INT_PON_KEY2DB_F 4
80*4882a593Smuzhiyun #define AB8500_INT_PON_KEY2DB_R 5
81*4882a593Smuzhiyun #define AB8500_INT_PON_KEY1DB_F 6
82*4882a593Smuzhiyun #define AB8500_INT_PON_KEY1DB_R 7
83*4882a593Smuzhiyun /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */
84*4882a593Smuzhiyun #define AB8500_INT_BATT_OVV 8
85*4882a593Smuzhiyun #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505/8540 */
86*4882a593Smuzhiyun #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505/8540 */
87*4882a593Smuzhiyun #define AB8500_INT_VBUS_DET_F 14
88*4882a593Smuzhiyun #define AB8500_INT_VBUS_DET_R 15
89*4882a593Smuzhiyun /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */
90*4882a593Smuzhiyun #define AB8500_INT_VBUS_CH_DROP_END 16
91*4882a593Smuzhiyun #define AB8500_INT_RTC_60S 17
92*4882a593Smuzhiyun #define AB8500_INT_RTC_ALARM 18
93*4882a593Smuzhiyun #define AB8540_INT_BIF_INT 19
94*4882a593Smuzhiyun #define AB8500_INT_BAT_CTRL_INDB 20
95*4882a593Smuzhiyun #define AB8500_INT_CH_WD_EXP 21
96*4882a593Smuzhiyun #define AB8500_INT_VBUS_OVV 22
97*4882a593Smuzhiyun #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540/8540 */
98*4882a593Smuzhiyun /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */
99*4882a593Smuzhiyun #define AB8500_INT_CCN_CONV_ACC 24
100*4882a593Smuzhiyun #define AB8500_INT_INT_AUD 25
101*4882a593Smuzhiyun #define AB8500_INT_CCEOC 26
102*4882a593Smuzhiyun #define AB8500_INT_CC_INT_CALIB 27
103*4882a593Smuzhiyun #define AB8500_INT_LOW_BAT_F 28
104*4882a593Smuzhiyun #define AB8500_INT_LOW_BAT_R 29
105*4882a593Smuzhiyun #define AB8500_INT_BUP_CHG_NOT_OK 30
106*4882a593Smuzhiyun #define AB8500_INT_BUP_CHG_OK 31
107*4882a593Smuzhiyun /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */
108*4882a593Smuzhiyun #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505/8540 */
109*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_1DB_F 33
110*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_1DB_R 34
111*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_22DB_F 35
112*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_22DB_R 36
113*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_21DB_F 37
114*4882a593Smuzhiyun #define AB8500_INT_ACC_DETECT_21DB_R 38
115*4882a593Smuzhiyun #define AB8500_INT_GP_SW_ADC_CONV_END 39
116*4882a593Smuzhiyun /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */
117*4882a593Smuzhiyun #define AB8500_INT_GPIO6R 40 /* not 8505/9540/8540 */
118*4882a593Smuzhiyun #define AB8500_INT_GPIO7R 41 /* not 8505/9540/8540 */
119*4882a593Smuzhiyun #define AB8500_INT_GPIO8R 42 /* not 8505/9540/8540 */
120*4882a593Smuzhiyun #define AB8500_INT_GPIO9R 43 /* not 8505/9540/8540 */
121*4882a593Smuzhiyun #define AB8500_INT_GPIO10R 44 /* not 8540 */
122*4882a593Smuzhiyun #define AB8500_INT_GPIO11R 45 /* not 8540 */
123*4882a593Smuzhiyun #define AB8500_INT_GPIO12R 46 /* not 8505/8540 */
124*4882a593Smuzhiyun #define AB8500_INT_GPIO13R 47 /* not 8540 */
125*4882a593Smuzhiyun /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */
126*4882a593Smuzhiyun #define AB8500_INT_GPIO24R 48 /* not 8505/8540 */
127*4882a593Smuzhiyun #define AB8500_INT_GPIO25R 49 /* not 8505/8540 */
128*4882a593Smuzhiyun #define AB8500_INT_GPIO36R 50 /* not 8505/9540/8540 */
129*4882a593Smuzhiyun #define AB8500_INT_GPIO37R 51 /* not 8505/9540/8540 */
130*4882a593Smuzhiyun #define AB8500_INT_GPIO38R 52 /* not 8505/9540/8540 */
131*4882a593Smuzhiyun #define AB8500_INT_GPIO39R 53 /* not 8505/9540/8540 */
132*4882a593Smuzhiyun #define AB8500_INT_GPIO40R 54 /* not 8540 */
133*4882a593Smuzhiyun #define AB8500_INT_GPIO41R 55 /* not 8540 */
134*4882a593Smuzhiyun /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */
135*4882a593Smuzhiyun #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */
136*4882a593Smuzhiyun #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */
137*4882a593Smuzhiyun #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */
138*4882a593Smuzhiyun #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */
139*4882a593Smuzhiyun #define AB8500_INT_GPIO10F 60
140*4882a593Smuzhiyun #define AB8500_INT_GPIO11F 61
141*4882a593Smuzhiyun #define AB8500_INT_GPIO12F 62 /* not 8505 */
142*4882a593Smuzhiyun #define AB8500_INT_GPIO13F 63
143*4882a593Smuzhiyun /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */
144*4882a593Smuzhiyun #define AB8500_INT_GPIO24F 64 /* not 8505/8540 */
145*4882a593Smuzhiyun #define AB8500_INT_GPIO25F 65 /* not 8505/8540 */
146*4882a593Smuzhiyun #define AB8500_INT_GPIO36F 66 /* not 8505/9540/8540 */
147*4882a593Smuzhiyun #define AB8500_INT_GPIO37F 67 /* not 8505/9540/8540 */
148*4882a593Smuzhiyun #define AB8500_INT_GPIO38F 68 /* not 8505/9540/8540 */
149*4882a593Smuzhiyun #define AB8500_INT_GPIO39F 69 /* not 8505/9540/8540 */
150*4882a593Smuzhiyun #define AB8500_INT_GPIO40F 70 /* not 8540 */
151*4882a593Smuzhiyun #define AB8500_INT_GPIO41F 71 /* not 8540 */
152*4882a593Smuzhiyun /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */
153*4882a593Smuzhiyun #define AB8500_INT_ADP_SOURCE_ERROR 72
154*4882a593Smuzhiyun #define AB8500_INT_ADP_SINK_ERROR 73
155*4882a593Smuzhiyun #define AB8500_INT_ADP_PROBE_PLUG 74
156*4882a593Smuzhiyun #define AB8500_INT_ADP_PROBE_UNPLUG 75
157*4882a593Smuzhiyun #define AB8500_INT_ADP_SENSE_OFF 76
158*4882a593Smuzhiyun #define AB8500_INT_USB_PHY_POWER_ERR 78
159*4882a593Smuzhiyun #define AB8500_INT_USB_LINK_STATUS 79
160*4882a593Smuzhiyun /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */
161*4882a593Smuzhiyun #define AB8500_INT_BTEMP_LOW 80
162*4882a593Smuzhiyun #define AB8500_INT_BTEMP_LOW_MEDIUM 81
163*4882a593Smuzhiyun #define AB8500_INT_BTEMP_MEDIUM_HIGH 82
164*4882a593Smuzhiyun #define AB8500_INT_BTEMP_HIGH 83
165*4882a593Smuzhiyun /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */
166*4882a593Smuzhiyun #define AB8500_INT_SRP_DETECT 88
167*4882a593Smuzhiyun #define AB8500_INT_USB_CHARGER_NOT_OKR 89
168*4882a593Smuzhiyun #define AB8500_INT_ID_WAKEUP_R 90
169*4882a593Smuzhiyun #define AB8500_INT_ID_DET_PLUGR 91 /* 8505/9540 cut2.0 */
170*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R1R 92
171*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R2R 93
172*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R3R 94
173*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R4R 95
174*4882a593Smuzhiyun /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */
175*4882a593Smuzhiyun #define AB8500_INT_ID_WAKEUP_F 96 /* not 8505/9540 */
176*4882a593Smuzhiyun #define AB8500_INT_ID_DET_PLUGF 97 /* 8505/9540 cut2.0 */
177*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R1F 98 /* not 8505/9540 */
178*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R2F 99 /* not 8505/9540 */
179*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R3F 100 /* not 8505/9540 */
180*4882a593Smuzhiyun #define AB8500_INT_ID_DET_R4F 101 /* not 8505/9540 */
181*4882a593Smuzhiyun #define AB8500_INT_CHAUTORESTARTAFTSEC 102 /* not 8505/9540 */
182*4882a593Smuzhiyun #define AB8500_INT_CHSTOPBYSEC 103
183*4882a593Smuzhiyun /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */
184*4882a593Smuzhiyun #define AB8500_INT_USB_CH_TH_PROT_F 104
185*4882a593Smuzhiyun #define AB8500_INT_USB_CH_TH_PROT_R 105
186*4882a593Smuzhiyun #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */
187*4882a593Smuzhiyun #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */
188*4882a593Smuzhiyun #define AB8500_INT_CHCURLIMNOHSCHIRP 109
189*4882a593Smuzhiyun #define AB8500_INT_CHCURLIMHSCHIRP 110
190*4882a593Smuzhiyun #define AB8500_INT_XTAL32K_KO 111
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Definitions for AB9540 / AB8505 */
193*4882a593Smuzhiyun /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */
194*4882a593Smuzhiyun #define AB9540_INT_GPIO50R 113 /* not 8540 */
195*4882a593Smuzhiyun #define AB9540_INT_GPIO51R 114 /* not 8505/8540 */
196*4882a593Smuzhiyun #define AB9540_INT_GPIO52R 115 /* not 8540 */
197*4882a593Smuzhiyun #define AB9540_INT_GPIO53R 116 /* not 8540 */
198*4882a593Smuzhiyun #define AB9540_INT_GPIO54R 117 /* not 8505/8540 */
199*4882a593Smuzhiyun #define AB9540_INT_IEXT_CH_RF_BFN_R 118
200*4882a593Smuzhiyun /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */
201*4882a593Smuzhiyun #define AB9540_INT_GPIO50F 121 /* not 8540 */
202*4882a593Smuzhiyun #define AB9540_INT_GPIO51F 122 /* not 8505/8540 */
203*4882a593Smuzhiyun #define AB9540_INT_GPIO52F 123 /* not 8540 */
204*4882a593Smuzhiyun #define AB9540_INT_GPIO53F 124 /* not 8540 */
205*4882a593Smuzhiyun #define AB9540_INT_GPIO54F 125 /* not 8505/8540 */
206*4882a593Smuzhiyun #define AB9540_INT_IEXT_CH_RF_BFN_F 126
207*4882a593Smuzhiyun /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */
208*4882a593Smuzhiyun #define AB8505_INT_KEYSTUCK 128
209*4882a593Smuzhiyun #define AB8505_INT_IKR 129
210*4882a593Smuzhiyun #define AB8505_INT_IKP 130
211*4882a593Smuzhiyun #define AB8505_INT_KP 131
212*4882a593Smuzhiyun #define AB8505_INT_KEYDEGLITCH 132
213*4882a593Smuzhiyun #define AB8505_INT_MODPWRSTATUSF 134
214*4882a593Smuzhiyun #define AB8505_INT_MODPWRSTATUSR 135
215*4882a593Smuzhiyun /* ab8500_irq_regoffset[17] -> IT[Source|Latch|Mask]6 */
216*4882a593Smuzhiyun #define AB8500_INT_HOOK_DET_NEG_F 138
217*4882a593Smuzhiyun #define AB8500_INT_HOOK_DET_NEG_R 139
218*4882a593Smuzhiyun #define AB8500_INT_HOOK_DET_POS_F 140
219*4882a593Smuzhiyun #define AB8500_INT_HOOK_DET_POS_R 141
220*4882a593Smuzhiyun #define AB8500_INT_PLUG_DET_COMP_F 142
221*4882a593Smuzhiyun #define AB8500_INT_PLUG_DET_COMP_R 143
222*4882a593Smuzhiyun /* ab8500_irq_regoffset[18] -> IT[Source|Latch|Mask]23 */
223*4882a593Smuzhiyun #define AB8505_INT_COLL 144
224*4882a593Smuzhiyun #define AB8505_INT_RESERR 145
225*4882a593Smuzhiyun #define AB8505_INT_FRAERR 146
226*4882a593Smuzhiyun #define AB8505_INT_COMERR 147
227*4882a593Smuzhiyun #define AB8505_INT_SPDSET 148
228*4882a593Smuzhiyun #define AB8505_INT_DSENT 149
229*4882a593Smuzhiyun #define AB8505_INT_DREC 150
230*4882a593Smuzhiyun #define AB8505_INT_ACC_INT 151
231*4882a593Smuzhiyun /* ab8500_irq_regoffset[19] -> IT[Source|Latch|Mask]24 */
232*4882a593Smuzhiyun #define AB8505_INT_NOPINT 152
233*4882a593Smuzhiyun /* ab8540_irq_regoffset[20] -> IT[Source|Latch|Mask]26 */
234*4882a593Smuzhiyun #define AB8540_INT_IDPLUGDETCOMPF 160
235*4882a593Smuzhiyun #define AB8540_INT_IDPLUGDETCOMPR 161
236*4882a593Smuzhiyun #define AB8540_INT_FMDETCOMPLOF 162
237*4882a593Smuzhiyun #define AB8540_INT_FMDETCOMPLOR 163
238*4882a593Smuzhiyun #define AB8540_INT_FMDETCOMPHIF 164
239*4882a593Smuzhiyun #define AB8540_INT_FMDETCOMPHIR 165
240*4882a593Smuzhiyun #define AB8540_INT_ID5VDETCOMPF 166
241*4882a593Smuzhiyun #define AB8540_INT_ID5VDETCOMPR 167
242*4882a593Smuzhiyun /* ab8540_irq_regoffset[21] -> IT[Source|Latch|Mask]27 */
243*4882a593Smuzhiyun #define AB8540_INT_GPIO43F 168
244*4882a593Smuzhiyun #define AB8540_INT_GPIO43R 169
245*4882a593Smuzhiyun #define AB8540_INT_GPIO44F 170
246*4882a593Smuzhiyun #define AB8540_INT_GPIO44R 171
247*4882a593Smuzhiyun #define AB8540_INT_KEYPOSDETCOMPF 172
248*4882a593Smuzhiyun #define AB8540_INT_KEYPOSDETCOMPR 173
249*4882a593Smuzhiyun #define AB8540_INT_KEYNEGDETCOMPF 174
250*4882a593Smuzhiyun #define AB8540_INT_KEYNEGDETCOMPR 175
251*4882a593Smuzhiyun /* ab8540_irq_regoffset[22] -> IT[Source|Latch|Mask]28 */
252*4882a593Smuzhiyun #define AB8540_INT_GPIO1VBATF 176
253*4882a593Smuzhiyun #define AB8540_INT_GPIO1VBATR 177
254*4882a593Smuzhiyun #define AB8540_INT_GPIO2VBATF 178
255*4882a593Smuzhiyun #define AB8540_INT_GPIO2VBATR 179
256*4882a593Smuzhiyun #define AB8540_INT_GPIO3VBATF 180
257*4882a593Smuzhiyun #define AB8540_INT_GPIO3VBATR 181
258*4882a593Smuzhiyun #define AB8540_INT_GPIO4VBATF 182
259*4882a593Smuzhiyun #define AB8540_INT_GPIO4VBATR 183
260*4882a593Smuzhiyun /* ab8540_irq_regoffset[23] -> IT[Source|Latch|Mask]29 */
261*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ2F 184
262*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ2R 185
263*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ3F 186
264*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ3R 187
265*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ4F 188
266*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ4R 189
267*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ5F 190
268*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ5R 191
269*4882a593Smuzhiyun /* ab8540_irq_regoffset[24] -> IT[Source|Latch|Mask]30 */
270*4882a593Smuzhiyun #define AB8540_INT_PWMOUT1F 192
271*4882a593Smuzhiyun #define AB8540_INT_PWMOUT1R 193
272*4882a593Smuzhiyun #define AB8540_INT_PWMCTRL0F 194
273*4882a593Smuzhiyun #define AB8540_INT_PWMCTRL0R 195
274*4882a593Smuzhiyun #define AB8540_INT_PWMCTRL1F 196
275*4882a593Smuzhiyun #define AB8540_INT_PWMCTRL1R 197
276*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ6F 198
277*4882a593Smuzhiyun #define AB8540_INT_SYSCLKREQ6R 199
278*4882a593Smuzhiyun /* ab8540_irq_regoffset[25] -> IT[Source|Latch|Mask]31 */
279*4882a593Smuzhiyun #define AB8540_INT_PWMEXTVIBRA1F 200
280*4882a593Smuzhiyun #define AB8540_INT_PWMEXTVIBRA1R 201
281*4882a593Smuzhiyun #define AB8540_INT_PWMEXTVIBRA2F 202
282*4882a593Smuzhiyun #define AB8540_INT_PWMEXTVIBRA2R 203
283*4882a593Smuzhiyun #define AB8540_INT_PWMOUT2F 204
284*4882a593Smuzhiyun #define AB8540_INT_PWMOUT2R 205
285*4882a593Smuzhiyun #define AB8540_INT_PWMOUT3F 206
286*4882a593Smuzhiyun #define AB8540_INT_PWMOUT3R 207
287*4882a593Smuzhiyun /* ab8540_irq_regoffset[26] -> IT[Source|Latch|Mask]32 */
288*4882a593Smuzhiyun #define AB8540_INT_ADDATA2F 208
289*4882a593Smuzhiyun #define AB8540_INT_ADDATA2R 209
290*4882a593Smuzhiyun #define AB8540_INT_DADATA2F 210
291*4882a593Smuzhiyun #define AB8540_INT_DADATA2R 211
292*4882a593Smuzhiyun #define AB8540_INT_FSYNC2F 212
293*4882a593Smuzhiyun #define AB8540_INT_FSYNC2R 213
294*4882a593Smuzhiyun #define AB8540_INT_BITCLK2F 214
295*4882a593Smuzhiyun #define AB8540_INT_BITCLK2R 215
296*4882a593Smuzhiyun /* ab8540_irq_regoffset[27] -> IT[Source|Latch|Mask]33 */
297*4882a593Smuzhiyun #define AB8540_INT_RTC_1S 216
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the
301*4882a593Smuzhiyun * entire platform. This is a "compile time" constant so this must be set to
302*4882a593Smuzhiyun * the largest possible value that may be encountered with different AB SOCs.
303*4882a593Smuzhiyun * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540
304*4882a593Smuzhiyun * which is larger.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun #define AB8500_NR_IRQS 112
307*4882a593Smuzhiyun #define AB8505_NR_IRQS 153
308*4882a593Smuzhiyun #define AB9540_NR_IRQS 153
309*4882a593Smuzhiyun #define AB8540_NR_IRQS 216
310*4882a593Smuzhiyun /* This is set to the roof of any AB8500 chip variant IRQ counts */
311*4882a593Smuzhiyun #define AB8500_MAX_NR_IRQS AB8540_NR_IRQS
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define AB8500_NUM_IRQ_REGS 14
314*4882a593Smuzhiyun #define AB9540_NUM_IRQ_REGS 20
315*4882a593Smuzhiyun #define AB8540_NUM_IRQ_REGS 27
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Turn On Status Event */
318*4882a593Smuzhiyun #define AB8500_POR_ON_VBAT 0x01
319*4882a593Smuzhiyun #define AB8500_POW_KEY_1_ON 0x02
320*4882a593Smuzhiyun #define AB8500_POW_KEY_2_ON 0x04
321*4882a593Smuzhiyun #define AB8500_RTC_ALARM 0x08
322*4882a593Smuzhiyun #define AB8500_MAIN_CH_DET 0x10
323*4882a593Smuzhiyun #define AB8500_VBUS_DET 0x20
324*4882a593Smuzhiyun #define AB8500_USB_ID_DET 0x40
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /**
327*4882a593Smuzhiyun * struct ab8500 - ab8500 internal structure
328*4882a593Smuzhiyun * @dev: parent device
329*4882a593Smuzhiyun * @lock: read/write operations lock
330*4882a593Smuzhiyun * @irq_lock: genirq bus lock
331*4882a593Smuzhiyun * @transfer_ongoing: 0 if no transfer ongoing
332*4882a593Smuzhiyun * @irq: irq line
333*4882a593Smuzhiyun * @irq_domain: irq domain
334*4882a593Smuzhiyun * @version: chip version id (e.g. ab8500 or ab9540)
335*4882a593Smuzhiyun * @chip_id: chip revision id
336*4882a593Smuzhiyun * @write: register write
337*4882a593Smuzhiyun * @write_masked: masked register write
338*4882a593Smuzhiyun * @read: register read
339*4882a593Smuzhiyun * @rx_buf: rx buf for SPI
340*4882a593Smuzhiyun * @tx_buf: tx buf for SPI
341*4882a593Smuzhiyun * @mask: cache of IRQ regs for bus lock
342*4882a593Smuzhiyun * @oldmask: cache of previous IRQ regs for bus lock
343*4882a593Smuzhiyun * @mask_size: Actual number of valid entries in mask[], oldmask[] and
344*4882a593Smuzhiyun * irq_reg_offset
345*4882a593Smuzhiyun * @irq_reg_offset: Array of offsets into IRQ registers
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun struct ab8500 {
348*4882a593Smuzhiyun struct device *dev;
349*4882a593Smuzhiyun struct mutex lock;
350*4882a593Smuzhiyun struct mutex irq_lock;
351*4882a593Smuzhiyun atomic_t transfer_ongoing;
352*4882a593Smuzhiyun int irq;
353*4882a593Smuzhiyun struct irq_domain *domain;
354*4882a593Smuzhiyun enum ab8500_version version;
355*4882a593Smuzhiyun u8 chip_id;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun int (*write)(struct ab8500 *ab8500, u16 addr, u8 data);
358*4882a593Smuzhiyun int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data);
359*4882a593Smuzhiyun int (*read)(struct ab8500 *ab8500, u16 addr);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun unsigned long tx_buf[4];
362*4882a593Smuzhiyun unsigned long rx_buf[4];
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun u8 *mask;
365*4882a593Smuzhiyun u8 *oldmask;
366*4882a593Smuzhiyun int mask_size;
367*4882a593Smuzhiyun const int *irq_reg_offset;
368*4882a593Smuzhiyun int it_latchhier_num;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct ab8500_regulator_platform_data;
372*4882a593Smuzhiyun struct ab8500_codec_platform_data;
373*4882a593Smuzhiyun struct ab8500_sysctrl_platform_data;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun * struct ab8500_platform_data - AB8500 platform data
377*4882a593Smuzhiyun * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
378*4882a593Smuzhiyun * @init: board-specific initialization after detection of ab8500
379*4882a593Smuzhiyun * @regulator: machine-specific constraints for regulators
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun struct ab8500_platform_data {
382*4882a593Smuzhiyun void (*init) (struct ab8500 *);
383*4882a593Smuzhiyun struct ab8500_regulator_platform_data *regulator;
384*4882a593Smuzhiyun struct ab8500_codec_platform_data *codec;
385*4882a593Smuzhiyun struct ab8500_sysctrl_platform_data *sysctrl;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun extern int ab8500_init(struct ab8500 *ab8500,
389*4882a593Smuzhiyun enum ab8500_version version);
390*4882a593Smuzhiyun extern int ab8500_exit(struct ab8500 *ab8500);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun extern int ab8500_suspend(struct ab8500 *ab8500);
393*4882a593Smuzhiyun
is_ab8500(struct ab8500 * ab)394*4882a593Smuzhiyun static inline int is_ab8500(struct ab8500 *ab)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return ab->version == AB8500_VERSION_AB8500;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
is_ab8505(struct ab8500 * ab)399*4882a593Smuzhiyun static inline int is_ab8505(struct ab8500 *ab)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun return ab->version == AB8500_VERSION_AB8505;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
is_ab9540(struct ab8500 * ab)404*4882a593Smuzhiyun static inline int is_ab9540(struct ab8500 *ab)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun return ab->version == AB8500_VERSION_AB9540;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
is_ab8540(struct ab8500 * ab)409*4882a593Smuzhiyun static inline int is_ab8540(struct ab8500 *ab)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return ab->version == AB8500_VERSION_AB8540;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* exclude also ab8505, ab9540... */
is_ab8500_1p0_or_earlier(struct ab8500 * ab)415*4882a593Smuzhiyun static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0));
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* exclude also ab8505, ab9540... */
is_ab8500_1p1_or_earlier(struct ab8500 * ab)421*4882a593Smuzhiyun static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* exclude also ab8505, ab9540... */
is_ab8500_2p0_or_earlier(struct ab8500 * ab)427*4882a593Smuzhiyun static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
is_ab8500_3p3_or_earlier(struct ab8500 * ab)432*4882a593Smuzhiyun static inline int is_ab8500_3p3_or_earlier(struct ab8500 *ab)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT3P3));
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* exclude also ab8505, ab9540... */
is_ab8500_2p0(struct ab8500 * ab)438*4882a593Smuzhiyun static inline int is_ab8500_2p0(struct ab8500 *ab)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0));
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
is_ab8505_1p0_or_earlier(struct ab8500 * ab)443*4882a593Smuzhiyun static inline int is_ab8505_1p0_or_earlier(struct ab8500 *ab)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun return (is_ab8505(ab) && (ab->chip_id <= AB8500_CUT1P0));
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
is_ab8505_2p0(struct ab8500 * ab)448*4882a593Smuzhiyun static inline int is_ab8505_2p0(struct ab8500 *ab)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun return (is_ab8505(ab) && (ab->chip_id == AB8500_CUT2P0));
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
is_ab9540_1p0_or_earlier(struct ab8500 * ab)453*4882a593Smuzhiyun static inline int is_ab9540_1p0_or_earlier(struct ab8500 *ab)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun return (is_ab9540(ab) && (ab->chip_id <= AB8500_CUT1P0));
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
is_ab9540_2p0(struct ab8500 * ab)458*4882a593Smuzhiyun static inline int is_ab9540_2p0(struct ab8500 *ab)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun return (is_ab9540(ab) && (ab->chip_id == AB8500_CUT2P0));
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * Be careful, the marketing name for this chip is 2.1
465*4882a593Smuzhiyun * but the value read from the chip is 3.0 (0x30)
466*4882a593Smuzhiyun */
is_ab9540_3p0(struct ab8500 * ab)467*4882a593Smuzhiyun static inline int is_ab9540_3p0(struct ab8500 *ab)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun return (is_ab9540(ab) && (ab->chip_id == AB8500_CUT3P0));
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
is_ab8540_1p0_or_earlier(struct ab8500 * ab)472*4882a593Smuzhiyun static inline int is_ab8540_1p0_or_earlier(struct ab8500 *ab)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P0);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
is_ab8540_1p1_or_earlier(struct ab8500 * ab)477*4882a593Smuzhiyun static inline int is_ab8540_1p1_or_earlier(struct ab8500 *ab)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P1);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
is_ab8540_1p2_or_earlier(struct ab8500 * ab)482*4882a593Smuzhiyun static inline int is_ab8540_1p2_or_earlier(struct ab8500 *ab)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P2);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
is_ab8540_2p0_or_earlier(struct ab8500 * ab)487*4882a593Smuzhiyun static inline int is_ab8540_2p0_or_earlier(struct ab8500 *ab)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT2P0);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
is_ab8540_2p0(struct ab8500 * ab)492*4882a593Smuzhiyun static inline int is_ab8540_2p0(struct ab8500 *ab)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun return is_ab8540(ab) && (ab->chip_id == AB8500_CUT2P0);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
is_ab8505_2p0_earlier(struct ab8500 * ab)497*4882a593Smuzhiyun static inline int is_ab8505_2p0_earlier(struct ab8500 *ab)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun return (is_ab8505(ab) && (ab->chip_id < AB8500_CUT2P0));
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
is_ab9540_2p0_or_earlier(struct ab8500 * ab)502*4882a593Smuzhiyun static inline int is_ab9540_2p0_or_earlier(struct ab8500 *ab)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun return (is_ab9540(ab) && (ab->chip_id < AB8500_CUT2P0));
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun void ab8500_override_turn_on_stat(u8 mask, u8 set);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #ifdef CONFIG_AB8500_DEBUG
510*4882a593Smuzhiyun extern int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
511*4882a593Smuzhiyun void ab8500_dump_all_banks(struct device *dev);
512*4882a593Smuzhiyun void ab8500_debug_register_interrupt(int line);
513*4882a593Smuzhiyun #else
ab8500_dump_all_banks(struct device * dev)514*4882a593Smuzhiyun static inline void ab8500_dump_all_banks(struct device *dev) {}
ab8500_debug_register_interrupt(int line)515*4882a593Smuzhiyun static inline void ab8500_debug_register_interrupt(int line) {}
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun #endif /* MFD_AB8500_H */
519