1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88PM80x Interface
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Marvell International Ltd.
6*4882a593Smuzhiyun * Qiao Zhou <zhouqiao@marvell.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef __LINUX_MFD_88PM80X_H
10*4882a593Smuzhiyun #define __LINUX_MFD_88PM80X_H
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/atomic.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun enum {
18*4882a593Smuzhiyun CHIP_INVALID = 0,
19*4882a593Smuzhiyun CHIP_PM800,
20*4882a593Smuzhiyun CHIP_PM805,
21*4882a593Smuzhiyun CHIP_PM860,
22*4882a593Smuzhiyun CHIP_MAX,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum {
26*4882a593Smuzhiyun PM800_ID_BUCK1 = 0,
27*4882a593Smuzhiyun PM800_ID_BUCK2,
28*4882a593Smuzhiyun PM800_ID_BUCK3,
29*4882a593Smuzhiyun PM800_ID_BUCK4,
30*4882a593Smuzhiyun PM800_ID_BUCK5,
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun PM800_ID_LDO1,
33*4882a593Smuzhiyun PM800_ID_LDO2,
34*4882a593Smuzhiyun PM800_ID_LDO3,
35*4882a593Smuzhiyun PM800_ID_LDO4,
36*4882a593Smuzhiyun PM800_ID_LDO5,
37*4882a593Smuzhiyun PM800_ID_LDO6,
38*4882a593Smuzhiyun PM800_ID_LDO7,
39*4882a593Smuzhiyun PM800_ID_LDO8,
40*4882a593Smuzhiyun PM800_ID_LDO9,
41*4882a593Smuzhiyun PM800_ID_LDO10,
42*4882a593Smuzhiyun PM800_ID_LDO11,
43*4882a593Smuzhiyun PM800_ID_LDO12,
44*4882a593Smuzhiyun PM800_ID_LDO13,
45*4882a593Smuzhiyun PM800_ID_LDO14,
46*4882a593Smuzhiyun PM800_ID_LDO15,
47*4882a593Smuzhiyun PM800_ID_LDO16,
48*4882a593Smuzhiyun PM800_ID_LDO17,
49*4882a593Smuzhiyun PM800_ID_LDO18,
50*4882a593Smuzhiyun PM800_ID_LDO19,
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun PM800_ID_RG_MAX,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun #define PM800_MAX_REGULATOR PM800_ID_RG_MAX /* 5 Bucks, 19 LDOs */
55*4882a593Smuzhiyun #define PM800_NUM_BUCK (5) /*5 Bucks */
56*4882a593Smuzhiyun #define PM800_NUM_LDO (19) /*19 Bucks */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* page 0 basic: slave adder 0x60 */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define PM800_STATUS_1 (0x01)
61*4882a593Smuzhiyun #define PM800_ONKEY_STS1 BIT(0)
62*4882a593Smuzhiyun #define PM800_EXTON_STS1 BIT(1)
63*4882a593Smuzhiyun #define PM800_CHG_STS1 BIT(2)
64*4882a593Smuzhiyun #define PM800_BAT_STS1 BIT(3)
65*4882a593Smuzhiyun #define PM800_VBUS_STS1 BIT(4)
66*4882a593Smuzhiyun #define PM800_LDO_PGOOD_STS1 BIT(5)
67*4882a593Smuzhiyun #define PM800_BUCK_PGOOD_STS1 BIT(6)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define PM800_STATUS_2 (0x02)
70*4882a593Smuzhiyun #define PM800_RTC_ALARM_STS2 BIT(0)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Wakeup Registers */
73*4882a593Smuzhiyun #define PM800_WAKEUP1 (0x0D)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define PM800_WAKEUP2 (0x0E)
76*4882a593Smuzhiyun #define PM800_WAKEUP2_INV_INT BIT(0)
77*4882a593Smuzhiyun #define PM800_WAKEUP2_INT_CLEAR BIT(1)
78*4882a593Smuzhiyun #define PM800_WAKEUP2_INT_MASK BIT(2)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define PM800_POWER_UP_LOG (0x10)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Referance and low power registers */
83*4882a593Smuzhiyun #define PM800_LOW_POWER1 (0x20)
84*4882a593Smuzhiyun #define PM800_LOW_POWER2 (0x21)
85*4882a593Smuzhiyun #define PM800_LOW_POWER_CONFIG3 (0x22)
86*4882a593Smuzhiyun #define PM800_LOW_POWER_CONFIG4 (0x23)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* GPIO register */
89*4882a593Smuzhiyun #define PM800_GPIO_0_1_CNTRL (0x30)
90*4882a593Smuzhiyun #define PM800_GPIO0_VAL BIT(0)
91*4882a593Smuzhiyun #define PM800_GPIO0_GPIO_MODE(x) (x << 1)
92*4882a593Smuzhiyun #define PM800_GPIO1_VAL BIT(4)
93*4882a593Smuzhiyun #define PM800_GPIO1_GPIO_MODE(x) (x << 5)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define PM800_GPIO_2_3_CNTRL (0x31)
96*4882a593Smuzhiyun #define PM800_GPIO2_VAL BIT(0)
97*4882a593Smuzhiyun #define PM800_GPIO2_GPIO_MODE(x) (x << 1)
98*4882a593Smuzhiyun #define PM800_GPIO3_VAL BIT(4)
99*4882a593Smuzhiyun #define PM800_GPIO3_GPIO_MODE(x) (x << 5)
100*4882a593Smuzhiyun #define PM800_GPIO3_MODE_MASK 0x1F
101*4882a593Smuzhiyun #define PM800_GPIO3_HEADSET_MODE PM800_GPIO3_GPIO_MODE(6)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PM800_GPIO_4_CNTRL (0x32)
104*4882a593Smuzhiyun #define PM800_GPIO4_VAL BIT(0)
105*4882a593Smuzhiyun #define PM800_GPIO4_GPIO_MODE(x) (x << 1)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define PM800_HEADSET_CNTRL (0x38)
108*4882a593Smuzhiyun #define PM800_HEADSET_DET_EN BIT(7)
109*4882a593Smuzhiyun #define PM800_HSDET_SLP BIT(1)
110*4882a593Smuzhiyun /* PWM register */
111*4882a593Smuzhiyun #define PM800_PWM1 (0x40)
112*4882a593Smuzhiyun #define PM800_PWM2 (0x41)
113*4882a593Smuzhiyun #define PM800_PWM3 (0x42)
114*4882a593Smuzhiyun #define PM800_PWM4 (0x43)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* RTC Registers */
117*4882a593Smuzhiyun #define PM800_RTC_CONTROL (0xD0)
118*4882a593Smuzhiyun #define PM800_RTC_MISC1 (0xE1)
119*4882a593Smuzhiyun #define PM800_RTC_MISC2 (0xE2)
120*4882a593Smuzhiyun #define PM800_RTC_MISC3 (0xE3)
121*4882a593Smuzhiyun #define PM800_RTC_MISC4 (0xE4)
122*4882a593Smuzhiyun #define PM800_RTC_MISC5 (0xE7)
123*4882a593Smuzhiyun /* bit definitions of RTC Register 1 (0xD0) */
124*4882a593Smuzhiyun #define PM800_ALARM1_EN BIT(0)
125*4882a593Smuzhiyun #define PM800_ALARM_WAKEUP BIT(4)
126*4882a593Smuzhiyun #define PM800_ALARM BIT(5)
127*4882a593Smuzhiyun #define PM800_RTC1_USE_XO BIT(7)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Regulator Control Registers: BUCK1,BUCK5,LDO1 have DVC */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* buck registers */
132*4882a593Smuzhiyun #define PM800_SLEEP_BUCK1 (0x30)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* BUCK Sleep Mode Register 1: BUCK[1..4] */
135*4882a593Smuzhiyun #define PM800_BUCK_SLP1 (0x5A)
136*4882a593Smuzhiyun #define PM800_BUCK1_SLP1_SHIFT 0
137*4882a593Smuzhiyun #define PM800_BUCK1_SLP1_MASK (0x3 << PM800_BUCK1_SLP1_SHIFT)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* page 2 GPADC: slave adder 0x02 */
140*4882a593Smuzhiyun #define PM800_GPADC_MEAS_EN1 (0x01)
141*4882a593Smuzhiyun #define PM800_MEAS_EN1_VBAT BIT(2)
142*4882a593Smuzhiyun #define PM800_GPADC_MEAS_EN2 (0x02)
143*4882a593Smuzhiyun #define PM800_MEAS_EN2_RFTMP BIT(0)
144*4882a593Smuzhiyun #define PM800_MEAS_GP0_EN BIT(2)
145*4882a593Smuzhiyun #define PM800_MEAS_GP1_EN BIT(3)
146*4882a593Smuzhiyun #define PM800_MEAS_GP2_EN BIT(4)
147*4882a593Smuzhiyun #define PM800_MEAS_GP3_EN BIT(5)
148*4882a593Smuzhiyun #define PM800_MEAS_GP4_EN BIT(6)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define PM800_GPADC_MISC_CONFIG1 (0x05)
151*4882a593Smuzhiyun #define PM800_GPADC_MISC_CONFIG2 (0x06)
152*4882a593Smuzhiyun #define PM800_GPADC_MISC_GPFSM_EN BIT(0)
153*4882a593Smuzhiyun #define PM800_GPADC_SLOW_MODE(x) (x << 3)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define PM800_GPADC_MISC_CONFIG3 (0x09)
156*4882a593Smuzhiyun #define PM800_GPADC_MISC_CONFIG4 (0x0A)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define PM800_GPADC_PREBIAS1 (0x0F)
159*4882a593Smuzhiyun #define PM800_GPADC0_GP_PREBIAS_TIME(x) (x << 0)
160*4882a593Smuzhiyun #define PM800_GPADC_PREBIAS2 (0x10)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define PM800_GP_BIAS_ENA1 (0x14)
163*4882a593Smuzhiyun #define PM800_GPADC_GP_BIAS_EN0 BIT(0)
164*4882a593Smuzhiyun #define PM800_GPADC_GP_BIAS_EN1 BIT(1)
165*4882a593Smuzhiyun #define PM800_GPADC_GP_BIAS_EN2 BIT(2)
166*4882a593Smuzhiyun #define PM800_GPADC_GP_BIAS_EN3 BIT(3)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define PM800_GP_BIAS_OUT1 (0x15)
169*4882a593Smuzhiyun #define PM800_BIAS_OUT_GP0 BIT(0)
170*4882a593Smuzhiyun #define PM800_BIAS_OUT_GP1 BIT(1)
171*4882a593Smuzhiyun #define PM800_BIAS_OUT_GP2 BIT(2)
172*4882a593Smuzhiyun #define PM800_BIAS_OUT_GP3 BIT(3)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define PM800_GPADC0_LOW_TH 0x20
175*4882a593Smuzhiyun #define PM800_GPADC1_LOW_TH 0x21
176*4882a593Smuzhiyun #define PM800_GPADC2_LOW_TH 0x22
177*4882a593Smuzhiyun #define PM800_GPADC3_LOW_TH 0x23
178*4882a593Smuzhiyun #define PM800_GPADC4_LOW_TH 0x24
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define PM800_GPADC0_UPP_TH 0x30
181*4882a593Smuzhiyun #define PM800_GPADC1_UPP_TH 0x31
182*4882a593Smuzhiyun #define PM800_GPADC2_UPP_TH 0x32
183*4882a593Smuzhiyun #define PM800_GPADC3_UPP_TH 0x33
184*4882a593Smuzhiyun #define PM800_GPADC4_UPP_TH 0x34
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define PM800_VBBAT_MEAS1 0x40
187*4882a593Smuzhiyun #define PM800_VBBAT_MEAS2 0x41
188*4882a593Smuzhiyun #define PM800_VBAT_MEAS1 0x42
189*4882a593Smuzhiyun #define PM800_VBAT_MEAS2 0x43
190*4882a593Smuzhiyun #define PM800_VSYS_MEAS1 0x44
191*4882a593Smuzhiyun #define PM800_VSYS_MEAS2 0x45
192*4882a593Smuzhiyun #define PM800_VCHG_MEAS1 0x46
193*4882a593Smuzhiyun #define PM800_VCHG_MEAS2 0x47
194*4882a593Smuzhiyun #define PM800_TINT_MEAS1 0x50
195*4882a593Smuzhiyun #define PM800_TINT_MEAS2 0x51
196*4882a593Smuzhiyun #define PM800_PMOD_MEAS1 0x52
197*4882a593Smuzhiyun #define PM800_PMOD_MEAS2 0x53
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define PM800_GPADC0_MEAS1 0x54
200*4882a593Smuzhiyun #define PM800_GPADC0_MEAS2 0x55
201*4882a593Smuzhiyun #define PM800_GPADC1_MEAS1 0x56
202*4882a593Smuzhiyun #define PM800_GPADC1_MEAS2 0x57
203*4882a593Smuzhiyun #define PM800_GPADC2_MEAS1 0x58
204*4882a593Smuzhiyun #define PM800_GPADC2_MEAS2 0x59
205*4882a593Smuzhiyun #define PM800_GPADC3_MEAS1 0x5A
206*4882a593Smuzhiyun #define PM800_GPADC3_MEAS2 0x5B
207*4882a593Smuzhiyun #define PM800_GPADC4_MEAS1 0x5C
208*4882a593Smuzhiyun #define PM800_GPADC4_MEAS2 0x5D
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define PM800_GPADC4_AVG1 0xA8
211*4882a593Smuzhiyun #define PM800_GPADC4_AVG2 0xA9
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* 88PM805 Registers */
214*4882a593Smuzhiyun #define PM805_MAIN_POWERUP (0x01)
215*4882a593Smuzhiyun #define PM805_INT_STATUS0 (0x02) /* for ena/dis all interrupts */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define PM805_STATUS0_INT_CLEAR (1 << 0)
218*4882a593Smuzhiyun #define PM805_STATUS0_INV_INT (1 << 1)
219*4882a593Smuzhiyun #define PM800_STATUS0_INT_MASK (1 << 2)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define PM805_INT_STATUS1 (0x03)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define PM805_INT1_HP1_SHRT BIT(0)
224*4882a593Smuzhiyun #define PM805_INT1_HP2_SHRT BIT(1)
225*4882a593Smuzhiyun #define PM805_INT1_MIC_CONFLICT BIT(2)
226*4882a593Smuzhiyun #define PM805_INT1_CLIP_FAULT BIT(3)
227*4882a593Smuzhiyun #define PM805_INT1_LDO_OFF BIT(4)
228*4882a593Smuzhiyun #define PM805_INT1_SRC_DPLL_LOCK BIT(5)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define PM805_INT_STATUS2 (0x04)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define PM805_INT2_MIC_DET BIT(0)
233*4882a593Smuzhiyun #define PM805_INT2_SHRT_BTN_DET BIT(1)
234*4882a593Smuzhiyun #define PM805_INT2_VOLM_BTN_DET BIT(2)
235*4882a593Smuzhiyun #define PM805_INT2_VOLP_BTN_DET BIT(3)
236*4882a593Smuzhiyun #define PM805_INT2_RAW_PLL_FAULT BIT(4)
237*4882a593Smuzhiyun #define PM805_INT2_FINE_PLL_FAULT BIT(5)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define PM805_INT_MASK1 (0x05)
240*4882a593Smuzhiyun #define PM805_INT_MASK2 (0x06)
241*4882a593Smuzhiyun #define PM805_SHRT_BTN_DET BIT(1)
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* number of status and int reg in a row */
244*4882a593Smuzhiyun #define PM805_INT_REG_NUM (2)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define PM805_MIC_DET1 (0x07)
247*4882a593Smuzhiyun #define PM805_MIC_DET_EN_MIC_DET BIT(0)
248*4882a593Smuzhiyun #define PM805_MIC_DET2 (0x08)
249*4882a593Smuzhiyun #define PM805_MIC_DET_STATUS1 (0x09)
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #define PM805_MIC_DET_STATUS3 (0x0A)
252*4882a593Smuzhiyun #define PM805_AUTO_SEQ_STATUS1 (0x0B)
253*4882a593Smuzhiyun #define PM805_AUTO_SEQ_STATUS2 (0x0C)
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #define PM805_ADC_SETTING1 (0x10)
256*4882a593Smuzhiyun #define PM805_ADC_SETTING2 (0x11)
257*4882a593Smuzhiyun #define PM805_ADC_SETTING3 (0x11)
258*4882a593Smuzhiyun #define PM805_ADC_GAIN1 (0x12)
259*4882a593Smuzhiyun #define PM805_ADC_GAIN2 (0x13)
260*4882a593Smuzhiyun #define PM805_DMIC_SETTING (0x15)
261*4882a593Smuzhiyun #define PM805_DWS_SETTING (0x16)
262*4882a593Smuzhiyun #define PM805_MIC_CONFLICT_STS (0x17)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define PM805_PDM_SETTING1 (0x20)
265*4882a593Smuzhiyun #define PM805_PDM_SETTING2 (0x21)
266*4882a593Smuzhiyun #define PM805_PDM_SETTING3 (0x22)
267*4882a593Smuzhiyun #define PM805_PDM_CONTROL1 (0x23)
268*4882a593Smuzhiyun #define PM805_PDM_CONTROL2 (0x24)
269*4882a593Smuzhiyun #define PM805_PDM_CONTROL3 (0x25)
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define PM805_HEADPHONE_SETTING (0x26)
272*4882a593Smuzhiyun #define PM805_HEADPHONE_GAIN_A2A (0x27)
273*4882a593Smuzhiyun #define PM805_HEADPHONE_SHORT_STATE (0x28)
274*4882a593Smuzhiyun #define PM805_EARPHONE_SETTING (0x29)
275*4882a593Smuzhiyun #define PM805_AUTO_SEQ_SETTING (0x2A)
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct pm80x_rtc_pdata {
278*4882a593Smuzhiyun int vrtc;
279*4882a593Smuzhiyun int rtc_wakeup;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun struct pm80x_subchip {
283*4882a593Smuzhiyun struct i2c_client *power_page; /* chip client for power page */
284*4882a593Smuzhiyun struct i2c_client *gpadc_page; /* chip client for gpadc page */
285*4882a593Smuzhiyun struct regmap *regmap_power;
286*4882a593Smuzhiyun struct regmap *regmap_gpadc;
287*4882a593Smuzhiyun unsigned short power_page_addr; /* power page I2C address */
288*4882a593Smuzhiyun unsigned short gpadc_page_addr; /* gpadc page I2C address */
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun struct pm80x_chip {
292*4882a593Smuzhiyun struct pm80x_subchip *subchip;
293*4882a593Smuzhiyun struct device *dev;
294*4882a593Smuzhiyun struct i2c_client *client;
295*4882a593Smuzhiyun struct i2c_client *companion;
296*4882a593Smuzhiyun struct regmap *regmap;
297*4882a593Smuzhiyun struct regmap_irq_chip *regmap_irq_chip;
298*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data;
299*4882a593Smuzhiyun int type;
300*4882a593Smuzhiyun int irq;
301*4882a593Smuzhiyun int irq_mode;
302*4882a593Smuzhiyun unsigned long wu_flag;
303*4882a593Smuzhiyun spinlock_t lock;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun struct pm80x_platform_data {
307*4882a593Smuzhiyun struct pm80x_rtc_pdata *rtc;
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * For the regulator not defined, set regulators[not_defined] to be
310*4882a593Smuzhiyun * NULL. num_regulators are the number of regulators supposed to be
311*4882a593Smuzhiyun * initialized. If all regulators are not defined, set num_regulators
312*4882a593Smuzhiyun * to be 0.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun struct regulator_init_data *regulators[PM800_ID_RG_MAX];
315*4882a593Smuzhiyun unsigned int num_regulators;
316*4882a593Smuzhiyun int irq_mode; /* Clear interrupt by read/write(0/1) */
317*4882a593Smuzhiyun int batt_det; /* enable/disable */
318*4882a593Smuzhiyun int (*plat_config)(struct pm80x_chip *chip,
319*4882a593Smuzhiyun struct pm80x_platform_data *pdata);
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun extern const struct dev_pm_ops pm80x_pm_ops;
323*4882a593Smuzhiyun extern const struct regmap_config pm80x_regmap_config;
324*4882a593Smuzhiyun
pm80x_request_irq(struct pm80x_chip * pm80x,int irq,irq_handler_t handler,unsigned long flags,const char * name,void * data)325*4882a593Smuzhiyun static inline int pm80x_request_irq(struct pm80x_chip *pm80x, int irq,
326*4882a593Smuzhiyun irq_handler_t handler, unsigned long flags,
327*4882a593Smuzhiyun const char *name, void *data)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun if (!pm80x->irq_data)
330*4882a593Smuzhiyun return -EINVAL;
331*4882a593Smuzhiyun return request_threaded_irq(regmap_irq_get_virq(pm80x->irq_data, irq),
332*4882a593Smuzhiyun NULL, handler, flags, name, data);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
pm80x_free_irq(struct pm80x_chip * pm80x,int irq,void * data)335*4882a593Smuzhiyun static inline void pm80x_free_irq(struct pm80x_chip *pm80x, int irq, void *data)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun if (!pm80x->irq_data)
338*4882a593Smuzhiyun return;
339*4882a593Smuzhiyun free_irq(regmap_irq_get_virq(pm80x->irq_data, irq), data);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #ifdef CONFIG_PM
pm80x_dev_suspend(struct device * dev)343*4882a593Smuzhiyun static inline int pm80x_dev_suspend(struct device *dev)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
346*4882a593Smuzhiyun struct pm80x_chip *chip = dev_get_drvdata(pdev->dev.parent);
347*4882a593Smuzhiyun int irq = platform_get_irq(pdev, 0);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (device_may_wakeup(dev))
350*4882a593Smuzhiyun set_bit(irq, &chip->wu_flag);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
pm80x_dev_resume(struct device * dev)355*4882a593Smuzhiyun static inline int pm80x_dev_resume(struct device *dev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
358*4882a593Smuzhiyun struct pm80x_chip *chip = dev_get_drvdata(pdev->dev.parent);
359*4882a593Smuzhiyun int irq = platform_get_irq(pdev, 0);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (device_may_wakeup(dev))
362*4882a593Smuzhiyun clear_bit(irq, &chip->wu_flag);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun #endif
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun extern int pm80x_init(struct i2c_client *client);
369*4882a593Smuzhiyun extern int pm80x_deinit(void);
370*4882a593Smuzhiyun #endif /* __LINUX_MFD_88PM80X_H */
371