1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * include/linux/irqchip/arm-gic.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2002 ARM Limited, All Rights Reserved. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun #ifndef __LINUX_IRQCHIP_ARM_GIC_H 8*4882a593Smuzhiyun #define __LINUX_IRQCHIP_ARM_GIC_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define GIC_CPU_CTRL 0x00 11*4882a593Smuzhiyun #define GIC_CPU_PRIMASK 0x04 12*4882a593Smuzhiyun #define GIC_CPU_BINPOINT 0x08 13*4882a593Smuzhiyun #define GIC_CPU_INTACK 0x0c 14*4882a593Smuzhiyun #define GIC_CPU_EOI 0x10 15*4882a593Smuzhiyun #define GIC_CPU_RUNNINGPRI 0x14 16*4882a593Smuzhiyun #define GIC_CPU_HIGHPRI 0x18 17*4882a593Smuzhiyun #define GIC_CPU_ALIAS_BINPOINT 0x1c 18*4882a593Smuzhiyun #define GIC_CPU_ALIAS_INTACK 0x20 19*4882a593Smuzhiyun #define GIC_CPU_ACTIVEPRIO 0xd0 20*4882a593Smuzhiyun #define GIC_CPU_IDENT 0xfc 21*4882a593Smuzhiyun #define GIC_CPU_DEACTIVATE 0x1000 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define GICC_ENABLE 0x1 24*4882a593Smuzhiyun #define GICC_INT_PRI_THRESHOLD 0xf0 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define GIC_CPU_CTRL_EnableGrp0_SHIFT 0 27*4882a593Smuzhiyun #define GIC_CPU_CTRL_EnableGrp0 (1 << GIC_CPU_CTRL_EnableGrp0_SHIFT) 28*4882a593Smuzhiyun #define GIC_CPU_CTRL_EnableGrp1_SHIFT 1 29*4882a593Smuzhiyun #define GIC_CPU_CTRL_EnableGrp1 (1 << GIC_CPU_CTRL_EnableGrp1_SHIFT) 30*4882a593Smuzhiyun #define GIC_CPU_CTRL_AckCtl_SHIFT 2 31*4882a593Smuzhiyun #define GIC_CPU_CTRL_AckCtl (1 << GIC_CPU_CTRL_AckCtl_SHIFT) 32*4882a593Smuzhiyun #define GIC_CPU_CTRL_FIQEn_SHIFT 3 33*4882a593Smuzhiyun #define GIC_CPU_CTRL_FIQEn (1 << GIC_CPU_CTRL_FIQEn_SHIFT) 34*4882a593Smuzhiyun #define GIC_CPU_CTRL_CBPR_SHIFT 4 35*4882a593Smuzhiyun #define GIC_CPU_CTRL_CBPR (1 << GIC_CPU_CTRL_CBPR_SHIFT) 36*4882a593Smuzhiyun #define GIC_CPU_CTRL_EOImodeNS_SHIFT 9 37*4882a593Smuzhiyun #define GIC_CPU_CTRL_EOImodeNS (1 << GIC_CPU_CTRL_EOImodeNS_SHIFT) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define GICC_IAR_INT_ID_MASK 0x3ff 40*4882a593Smuzhiyun #define GICC_INT_SPURIOUS 1023 41*4882a593Smuzhiyun #define GICC_DIS_BYPASS_MASK 0x1e0 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define GIC_DIST_CTRL 0x000 44*4882a593Smuzhiyun #define GIC_DIST_CTR 0x004 45*4882a593Smuzhiyun #define GIC_DIST_IIDR 0x008 46*4882a593Smuzhiyun #define GIC_DIST_IGROUP 0x080 47*4882a593Smuzhiyun #define GIC_DIST_ENABLE_SET 0x100 48*4882a593Smuzhiyun #define GIC_DIST_ENABLE_CLEAR 0x180 49*4882a593Smuzhiyun #define GIC_DIST_PENDING_SET 0x200 50*4882a593Smuzhiyun #define GIC_DIST_PENDING_CLEAR 0x280 51*4882a593Smuzhiyun #define GIC_DIST_ACTIVE_SET 0x300 52*4882a593Smuzhiyun #define GIC_DIST_ACTIVE_CLEAR 0x380 53*4882a593Smuzhiyun #define GIC_DIST_PRI 0x400 54*4882a593Smuzhiyun #define GIC_DIST_TARGET 0x800 55*4882a593Smuzhiyun #define GIC_DIST_CONFIG 0xc00 56*4882a593Smuzhiyun #define GIC_DIST_SOFTINT 0xf00 57*4882a593Smuzhiyun #define GIC_DIST_SGI_PENDING_CLEAR 0xf10 58*4882a593Smuzhiyun #define GIC_DIST_SGI_PENDING_SET 0xf20 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define GICD_ENABLE 0x1 61*4882a593Smuzhiyun #define GICD_DISABLE 0x0 62*4882a593Smuzhiyun #define GICD_INT_ACTLOW_LVLTRIG 0x0 63*4882a593Smuzhiyun #define GICD_INT_EN_CLR_X32 0xffffffff 64*4882a593Smuzhiyun #define GICD_INT_EN_SET_SGI 0x0000ffff 65*4882a593Smuzhiyun #define GICD_INT_EN_CLR_PPI 0xffff0000 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define GICD_IIDR_IMPLEMENTER_SHIFT 0 68*4882a593Smuzhiyun #define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT) 69*4882a593Smuzhiyun #define GICD_IIDR_REVISION_SHIFT 12 70*4882a593Smuzhiyun #define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT) 71*4882a593Smuzhiyun #define GICD_IIDR_VARIANT_SHIFT 16 72*4882a593Smuzhiyun #define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT) 73*4882a593Smuzhiyun #define GICD_IIDR_PRODUCT_ID_SHIFT 24 74*4882a593Smuzhiyun #define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define GICH_HCR 0x0 78*4882a593Smuzhiyun #define GICH_VTR 0x4 79*4882a593Smuzhiyun #define GICH_VMCR 0x8 80*4882a593Smuzhiyun #define GICH_MISR 0x10 81*4882a593Smuzhiyun #define GICH_EISR0 0x20 82*4882a593Smuzhiyun #define GICH_EISR1 0x24 83*4882a593Smuzhiyun #define GICH_ELRSR0 0x30 84*4882a593Smuzhiyun #define GICH_ELRSR1 0x34 85*4882a593Smuzhiyun #define GICH_APR 0xf0 86*4882a593Smuzhiyun #define GICH_LR0 0x100 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define GICH_HCR_EN (1 << 0) 89*4882a593Smuzhiyun #define GICH_HCR_UIE (1 << 1) 90*4882a593Smuzhiyun #define GICH_HCR_NPIE (1 << 3) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define GICH_LR_VIRTUALID (0x3ff << 0) 93*4882a593Smuzhiyun #define GICH_LR_PHYSID_CPUID_SHIFT (10) 94*4882a593Smuzhiyun #define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT) 95*4882a593Smuzhiyun #define GICH_LR_PRIORITY_SHIFT 23 96*4882a593Smuzhiyun #define GICH_LR_STATE (3 << 28) 97*4882a593Smuzhiyun #define GICH_LR_PENDING_BIT (1 << 28) 98*4882a593Smuzhiyun #define GICH_LR_ACTIVE_BIT (1 << 29) 99*4882a593Smuzhiyun #define GICH_LR_EOI (1 << 19) 100*4882a593Smuzhiyun #define GICH_LR_GROUP1 (1 << 30) 101*4882a593Smuzhiyun #define GICH_LR_HW (1 << 31) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define GICH_VMCR_ENABLE_GRP0_SHIFT 0 104*4882a593Smuzhiyun #define GICH_VMCR_ENABLE_GRP0_MASK (1 << GICH_VMCR_ENABLE_GRP0_SHIFT) 105*4882a593Smuzhiyun #define GICH_VMCR_ENABLE_GRP1_SHIFT 1 106*4882a593Smuzhiyun #define GICH_VMCR_ENABLE_GRP1_MASK (1 << GICH_VMCR_ENABLE_GRP1_SHIFT) 107*4882a593Smuzhiyun #define GICH_VMCR_ACK_CTL_SHIFT 2 108*4882a593Smuzhiyun #define GICH_VMCR_ACK_CTL_MASK (1 << GICH_VMCR_ACK_CTL_SHIFT) 109*4882a593Smuzhiyun #define GICH_VMCR_FIQ_EN_SHIFT 3 110*4882a593Smuzhiyun #define GICH_VMCR_FIQ_EN_MASK (1 << GICH_VMCR_FIQ_EN_SHIFT) 111*4882a593Smuzhiyun #define GICH_VMCR_CBPR_SHIFT 4 112*4882a593Smuzhiyun #define GICH_VMCR_CBPR_MASK (1 << GICH_VMCR_CBPR_SHIFT) 113*4882a593Smuzhiyun #define GICH_VMCR_EOI_MODE_SHIFT 9 114*4882a593Smuzhiyun #define GICH_VMCR_EOI_MODE_MASK (1 << GICH_VMCR_EOI_MODE_SHIFT) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define GICH_VMCR_PRIMASK_SHIFT 27 117*4882a593Smuzhiyun #define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT) 118*4882a593Smuzhiyun #define GICH_VMCR_BINPOINT_SHIFT 21 119*4882a593Smuzhiyun #define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT) 120*4882a593Smuzhiyun #define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18 121*4882a593Smuzhiyun #define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define GICH_MISR_EOI (1 << 0) 124*4882a593Smuzhiyun #define GICH_MISR_U (1 << 1) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define GICV_PMR_PRIORITY_SHIFT 3 127*4882a593Smuzhiyun #define GICV_PMR_PRIORITY_MASK (0x1f << GICV_PMR_PRIORITY_SHIFT) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #include <linux/irqdomain.h> 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun struct device_node; 134*4882a593Smuzhiyun struct gic_chip_data; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun void gic_cascade_irq(unsigned int gic_nr, unsigned int irq); 137*4882a593Smuzhiyun int gic_cpu_if_down(unsigned int gic_nr); 138*4882a593Smuzhiyun void gic_cpu_save(struct gic_chip_data *gic); 139*4882a593Smuzhiyun void gic_cpu_restore(struct gic_chip_data *gic); 140*4882a593Smuzhiyun void gic_dist_save(struct gic_chip_data *gic); 141*4882a593Smuzhiyun void gic_dist_restore(struct gic_chip_data *gic); 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * Subdrivers that need some preparatory work can initialize their 145*4882a593Smuzhiyun * chips and call this to register their GICs. 146*4882a593Smuzhiyun */ 147*4882a593Smuzhiyun int gic_of_init(struct device_node *node, struct device_node *parent); 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * Initialises and registers a non-root or child GIC chip. Memory for 151*4882a593Smuzhiyun * the gic_chip_data structure is dynamically allocated. 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq); 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* 156*4882a593Smuzhiyun * Legacy platforms not converted to DT yet must use this to init 157*4882a593Smuzhiyun * their GIC 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun void gic_init(void __iomem *dist , void __iomem *cpu); 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun void gic_send_sgi(unsigned int cpu_id, unsigned int irq); 162*4882a593Smuzhiyun int gic_get_cpu_id(unsigned int cpu); 163*4882a593Smuzhiyun void gic_migrate_target(unsigned int new_cpu_id); 164*4882a593Smuzhiyun unsigned long gic_get_sgir_physaddr(void); 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #endif /* __ASSEMBLY */ 167*4882a593Smuzhiyun #endif 168