1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
4*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
7*4882a593Smuzhiyun #define __LINUX_IRQCHIP_ARM_GIC_V3_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * Distributor registers. We assume we're running non-secure, with ARE
11*4882a593Smuzhiyun * being set. Secure-only and non-ARE registers are not described.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #define GICD_CTLR 0x0000
14*4882a593Smuzhiyun #define GICD_TYPER 0x0004
15*4882a593Smuzhiyun #define GICD_IIDR 0x0008
16*4882a593Smuzhiyun #define GICD_TYPER2 0x000C
17*4882a593Smuzhiyun #define GICD_STATUSR 0x0010
18*4882a593Smuzhiyun #define GICD_SETSPI_NSR 0x0040
19*4882a593Smuzhiyun #define GICD_CLRSPI_NSR 0x0048
20*4882a593Smuzhiyun #define GICD_SETSPI_SR 0x0050
21*4882a593Smuzhiyun #define GICD_CLRSPI_SR 0x0058
22*4882a593Smuzhiyun #define GICD_IGROUPR 0x0080
23*4882a593Smuzhiyun #define GICD_ISENABLER 0x0100
24*4882a593Smuzhiyun #define GICD_ICENABLER 0x0180
25*4882a593Smuzhiyun #define GICD_ISPENDR 0x0200
26*4882a593Smuzhiyun #define GICD_ICPENDR 0x0280
27*4882a593Smuzhiyun #define GICD_ISACTIVER 0x0300
28*4882a593Smuzhiyun #define GICD_ICACTIVER 0x0380
29*4882a593Smuzhiyun #define GICD_IPRIORITYR 0x0400
30*4882a593Smuzhiyun #define GICD_ICFGR 0x0C00
31*4882a593Smuzhiyun #define GICD_IGRPMODR 0x0D00
32*4882a593Smuzhiyun #define GICD_NSACR 0x0E00
33*4882a593Smuzhiyun #define GICD_IGROUPRnE 0x1000
34*4882a593Smuzhiyun #define GICD_ISENABLERnE 0x1200
35*4882a593Smuzhiyun #define GICD_ICENABLERnE 0x1400
36*4882a593Smuzhiyun #define GICD_ISPENDRnE 0x1600
37*4882a593Smuzhiyun #define GICD_ICPENDRnE 0x1800
38*4882a593Smuzhiyun #define GICD_ISACTIVERnE 0x1A00
39*4882a593Smuzhiyun #define GICD_ICACTIVERnE 0x1C00
40*4882a593Smuzhiyun #define GICD_IPRIORITYRnE 0x2000
41*4882a593Smuzhiyun #define GICD_ICFGRnE 0x3000
42*4882a593Smuzhiyun #define GICD_IROUTER 0x6000
43*4882a593Smuzhiyun #define GICD_IROUTERnE 0x8000
44*4882a593Smuzhiyun #define GICD_IDREGS 0xFFD0
45*4882a593Smuzhiyun #define GICD_PIDR2 0xFFE8
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define ESPI_BASE_INTID 4096
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Those registers are actually from GICv2, but the spec demands that they
51*4882a593Smuzhiyun * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun #define GICD_ITARGETSR 0x0800
54*4882a593Smuzhiyun #define GICD_SGIR 0x0F00
55*4882a593Smuzhiyun #define GICD_CPENDSGIR 0x0F10
56*4882a593Smuzhiyun #define GICD_SPENDSGIR 0x0F20
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define GICD_CTLR_RWP (1U << 31)
59*4882a593Smuzhiyun #define GICD_CTLR_nASSGIreq (1U << 8)
60*4882a593Smuzhiyun #define GICD_CTLR_DS (1U << 6)
61*4882a593Smuzhiyun #define GICD_CTLR_ARE_NS (1U << 4)
62*4882a593Smuzhiyun #define GICD_CTLR_ENABLE_G1A (1U << 1)
63*4882a593Smuzhiyun #define GICD_CTLR_ENABLE_G1 (1U << 0)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define GICD_IIDR_IMPLEMENTER_SHIFT 0
66*4882a593Smuzhiyun #define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT)
67*4882a593Smuzhiyun #define GICD_IIDR_REVISION_SHIFT 12
68*4882a593Smuzhiyun #define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT)
69*4882a593Smuzhiyun #define GICD_IIDR_VARIANT_SHIFT 16
70*4882a593Smuzhiyun #define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT)
71*4882a593Smuzhiyun #define GICD_IIDR_PRODUCT_ID_SHIFT 24
72*4882a593Smuzhiyun #define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * In systems with a single security state (what we emulate in KVM)
77*4882a593Smuzhiyun * the meaning of the interrupt group enable bits is slightly different
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun #define GICD_CTLR_ENABLE_SS_G1 (1U << 1)
80*4882a593Smuzhiyun #define GICD_CTLR_ENABLE_SS_G0 (1U << 0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define GICD_TYPER_RSS (1U << 26)
83*4882a593Smuzhiyun #define GICD_TYPER_LPIS (1U << 17)
84*4882a593Smuzhiyun #define GICD_TYPER_MBIS (1U << 16)
85*4882a593Smuzhiyun #define GICD_TYPER_ESPI (1U << 8)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)
88*4882a593Smuzhiyun #define GICD_TYPER_NUM_LPIS(typer) ((((typer) >> 11) & 0x1f) + 1)
89*4882a593Smuzhiyun #define GICD_TYPER_SPIS(typer) ((((typer) & 0x1f) + 1) * 32)
90*4882a593Smuzhiyun #define GICD_TYPER_ESPIS(typer) \
91*4882a593Smuzhiyun (((typer) & GICD_TYPER_ESPI) ? GICD_TYPER_SPIS((typer) >> 27) : 0)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define GICD_TYPER2_nASSGIcap (1U << 8)
94*4882a593Smuzhiyun #define GICD_TYPER2_VIL (1U << 7)
95*4882a593Smuzhiyun #define GICD_TYPER2_VID GENMASK(4, 0)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define GICD_IROUTER_SPI_MODE_ONE (0U << 31)
98*4882a593Smuzhiyun #define GICD_IROUTER_SPI_MODE_ANY (1U << 31)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define GIC_PIDR2_ARCH_MASK 0xf0
101*4882a593Smuzhiyun #define GIC_PIDR2_ARCH_GICv3 0x30
102*4882a593Smuzhiyun #define GIC_PIDR2_ARCH_GICv4 0x40
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define GIC_V3_DIST_SIZE 0x10000
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define GIC_PAGE_SIZE_4K 0ULL
107*4882a593Smuzhiyun #define GIC_PAGE_SIZE_16K 1ULL
108*4882a593Smuzhiyun #define GIC_PAGE_SIZE_64K 2ULL
109*4882a593Smuzhiyun #define GIC_PAGE_SIZE_MASK 3ULL
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Re-Distributor registers, offsets from RD_base
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun #define GICR_CTLR GICD_CTLR
115*4882a593Smuzhiyun #define GICR_IIDR 0x0004
116*4882a593Smuzhiyun #define GICR_TYPER 0x0008
117*4882a593Smuzhiyun #define GICR_STATUSR GICD_STATUSR
118*4882a593Smuzhiyun #define GICR_WAKER 0x0014
119*4882a593Smuzhiyun #define GICR_SETLPIR 0x0040
120*4882a593Smuzhiyun #define GICR_CLRLPIR 0x0048
121*4882a593Smuzhiyun #define GICR_PROPBASER 0x0070
122*4882a593Smuzhiyun #define GICR_PENDBASER 0x0078
123*4882a593Smuzhiyun #define GICR_INVLPIR 0x00A0
124*4882a593Smuzhiyun #define GICR_INVALLR 0x00B0
125*4882a593Smuzhiyun #define GICR_SYNCR 0x00C0
126*4882a593Smuzhiyun #define GICR_IDREGS GICD_IDREGS
127*4882a593Smuzhiyun #define GICR_PIDR2 GICD_PIDR2
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define GICR_CTLR_ENABLE_LPIS (1UL << 0)
130*4882a593Smuzhiyun #define GICR_CTLR_RWP (1UL << 3)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define EPPI_BASE_INTID 1056
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define GICR_TYPER_NR_PPIS(r) \
137*4882a593Smuzhiyun ({ \
138*4882a593Smuzhiyun unsigned int __ppinum = ((r) >> 27) & 0x1f; \
139*4882a593Smuzhiyun unsigned int __nr_ppis = 16; \
140*4882a593Smuzhiyun if (__ppinum == 1 || __ppinum == 2) \
141*4882a593Smuzhiyun __nr_ppis += __ppinum * 32; \
142*4882a593Smuzhiyun \
143*4882a593Smuzhiyun __nr_ppis; \
144*4882a593Smuzhiyun })
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define GICR_WAKER_ProcessorSleep (1U << 1)
147*4882a593Smuzhiyun #define GICR_WAKER_ChildrenAsleep (1U << 2)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define GIC_BASER_CACHE_nCnB 0ULL
150*4882a593Smuzhiyun #define GIC_BASER_CACHE_SameAsInner 0ULL
151*4882a593Smuzhiyun #define GIC_BASER_CACHE_nC 1ULL
152*4882a593Smuzhiyun #define GIC_BASER_CACHE_RaWt 2ULL
153*4882a593Smuzhiyun #define GIC_BASER_CACHE_RaWb 3ULL
154*4882a593Smuzhiyun #define GIC_BASER_CACHE_WaWt 4ULL
155*4882a593Smuzhiyun #define GIC_BASER_CACHE_WaWb 5ULL
156*4882a593Smuzhiyun #define GIC_BASER_CACHE_RaWaWt 6ULL
157*4882a593Smuzhiyun #define GIC_BASER_CACHE_RaWaWb 7ULL
158*4882a593Smuzhiyun #define GIC_BASER_CACHE_MASK 7ULL
159*4882a593Smuzhiyun #define GIC_BASER_NonShareable 0ULL
160*4882a593Smuzhiyun #define GIC_BASER_InnerShareable 1ULL
161*4882a593Smuzhiyun #define GIC_BASER_OuterShareable 2ULL
162*4882a593Smuzhiyun #define GIC_BASER_SHAREABILITY_MASK 3ULL
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define GIC_BASER_CACHEABILITY(reg, inner_outer, type) \
165*4882a593Smuzhiyun (GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define GIC_BASER_SHAREABILITY(reg, type) \
168*4882a593Smuzhiyun (GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* encode a size field of width @w containing @n - 1 units */
171*4882a593Smuzhiyun #define GIC_ENCODE_SZ(n, w) (((unsigned long)(n) - 1) & GENMASK_ULL(((w) - 1), 0))
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define GICR_PROPBASER_SHAREABILITY_SHIFT (10)
174*4882a593Smuzhiyun #define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT (7)
175*4882a593Smuzhiyun #define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT (56)
176*4882a593Smuzhiyun #define GICR_PROPBASER_SHAREABILITY_MASK \
177*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)
178*4882a593Smuzhiyun #define GICR_PROPBASER_INNER_CACHEABILITY_MASK \
179*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)
180*4882a593Smuzhiyun #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK \
181*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)
182*4882a593Smuzhiyun #define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define GICR_PROPBASER_InnerShareable \
185*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define GICR_PROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)
188*4882a593Smuzhiyun #define GICR_PROPBASER_nC GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)
189*4882a593Smuzhiyun #define GICR_PROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
190*4882a593Smuzhiyun #define GICR_PROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWb)
191*4882a593Smuzhiyun #define GICR_PROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)
192*4882a593Smuzhiyun #define GICR_PROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)
193*4882a593Smuzhiyun #define GICR_PROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)
194*4882a593Smuzhiyun #define GICR_PROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define GICR_PROPBASER_IDBITS_MASK (0x1f)
197*4882a593Smuzhiyun #define GICR_PROPBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 12))
198*4882a593Smuzhiyun #define GICR_PENDBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 16))
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define GICR_PENDBASER_SHAREABILITY_SHIFT (10)
201*4882a593Smuzhiyun #define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT (7)
202*4882a593Smuzhiyun #define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT (56)
203*4882a593Smuzhiyun #define GICR_PENDBASER_SHAREABILITY_MASK \
204*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)
205*4882a593Smuzhiyun #define GICR_PENDBASER_INNER_CACHEABILITY_MASK \
206*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)
207*4882a593Smuzhiyun #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK \
208*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)
209*4882a593Smuzhiyun #define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #define GICR_PENDBASER_InnerShareable \
212*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define GICR_PENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)
215*4882a593Smuzhiyun #define GICR_PENDBASER_nC GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)
216*4882a593Smuzhiyun #define GICR_PENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
217*4882a593Smuzhiyun #define GICR_PENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)
218*4882a593Smuzhiyun #define GICR_PENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)
219*4882a593Smuzhiyun #define GICR_PENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)
220*4882a593Smuzhiyun #define GICR_PENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)
221*4882a593Smuzhiyun #define GICR_PENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define GICR_PENDBASER_PTZ BIT_ULL(62)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * Re-Distributor registers, offsets from SGI_base
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun #define GICR_IGROUPR0 GICD_IGROUPR
229*4882a593Smuzhiyun #define GICR_ISENABLER0 GICD_ISENABLER
230*4882a593Smuzhiyun #define GICR_ICENABLER0 GICD_ICENABLER
231*4882a593Smuzhiyun #define GICR_ISPENDR0 GICD_ISPENDR
232*4882a593Smuzhiyun #define GICR_ICPENDR0 GICD_ICPENDR
233*4882a593Smuzhiyun #define GICR_ISACTIVER0 GICD_ISACTIVER
234*4882a593Smuzhiyun #define GICR_ICACTIVER0 GICD_ICACTIVER
235*4882a593Smuzhiyun #define GICR_IPRIORITYR0 GICD_IPRIORITYR
236*4882a593Smuzhiyun #define GICR_ICFGR0 GICD_ICFGR
237*4882a593Smuzhiyun #define GICR_IGRPMODR0 GICD_IGRPMODR
238*4882a593Smuzhiyun #define GICR_NSACR GICD_NSACR
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define GICR_TYPER_PLPIS (1U << 0)
241*4882a593Smuzhiyun #define GICR_TYPER_VLPIS (1U << 1)
242*4882a593Smuzhiyun #define GICR_TYPER_DIRTY (1U << 2)
243*4882a593Smuzhiyun #define GICR_TYPER_DirectLPIS (1U << 3)
244*4882a593Smuzhiyun #define GICR_TYPER_LAST (1U << 4)
245*4882a593Smuzhiyun #define GICR_TYPER_RVPEID (1U << 7)
246*4882a593Smuzhiyun #define GICR_TYPER_COMMON_LPI_AFF GENMASK_ULL(25, 24)
247*4882a593Smuzhiyun #define GICR_TYPER_AFFINITY GENMASK_ULL(63, 32)
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define GICR_INVLPIR_INTID GENMASK_ULL(31, 0)
250*4882a593Smuzhiyun #define GICR_INVLPIR_VPEID GENMASK_ULL(47, 32)
251*4882a593Smuzhiyun #define GICR_INVLPIR_V GENMASK_ULL(63, 63)
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define GICR_INVALLR_VPEID GICR_INVLPIR_VPEID
254*4882a593Smuzhiyun #define GICR_INVALLR_V GICR_INVLPIR_V
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun #define GIC_V3_REDIST_SIZE 0x20000
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define LPI_PROP_GROUP1 (1 << 1)
259*4882a593Smuzhiyun #define LPI_PROP_ENABLED (1 << 0)
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Re-Distributor registers, offsets from VLPI_base
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun #define GICR_VPROPBASER 0x0070
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define GICR_VPROPBASER_IDBITS_MASK 0x1f
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #define GICR_VPROPBASER_SHAREABILITY_SHIFT (10)
269*4882a593Smuzhiyun #define GICR_VPROPBASER_INNER_CACHEABILITY_SHIFT (7)
270*4882a593Smuzhiyun #define GICR_VPROPBASER_OUTER_CACHEABILITY_SHIFT (56)
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define GICR_VPROPBASER_SHAREABILITY_MASK \
273*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_VPROPBASER, SHAREABILITY_MASK)
274*4882a593Smuzhiyun #define GICR_VPROPBASER_INNER_CACHEABILITY_MASK \
275*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, MASK)
276*4882a593Smuzhiyun #define GICR_VPROPBASER_OUTER_CACHEABILITY_MASK \
277*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_VPROPBASER, OUTER, MASK)
278*4882a593Smuzhiyun #define GICR_VPROPBASER_CACHEABILITY_MASK \
279*4882a593Smuzhiyun GICR_VPROPBASER_INNER_CACHEABILITY_MASK
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define GICR_VPROPBASER_InnerShareable \
282*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_VPROPBASER, InnerShareable)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define GICR_VPROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nCnB)
285*4882a593Smuzhiyun #define GICR_VPROPBASER_nC GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nC)
286*4882a593Smuzhiyun #define GICR_VPROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWt)
287*4882a593Smuzhiyun #define GICR_VPROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWb)
288*4882a593Smuzhiyun #define GICR_VPROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWt)
289*4882a593Smuzhiyun #define GICR_VPROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWb)
290*4882a593Smuzhiyun #define GICR_VPROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWt)
291*4882a593Smuzhiyun #define GICR_VPROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWb)
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * GICv4.1 VPROPBASER reinvention. A subtle mix between the old
295*4882a593Smuzhiyun * VPROPBASER and ITS_BASER. Just not quite any of the two.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_VALID (1ULL << 63)
298*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_ENTRY_SIZE GENMASK_ULL(61, 59)
299*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_INDIRECT (1ULL << 55)
300*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_PAGE_SIZE GENMASK_ULL(54, 53)
301*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_Z (1ULL << 52)
302*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_ADDR GENMASK_ULL(51, 12)
303*4882a593Smuzhiyun #define GICR_VPROPBASER_4_1_SIZE GENMASK_ULL(6, 0)
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #define GICR_VPENDBASER 0x0078
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define GICR_VPENDBASER_SHAREABILITY_SHIFT (10)
308*4882a593Smuzhiyun #define GICR_VPENDBASER_INNER_CACHEABILITY_SHIFT (7)
309*4882a593Smuzhiyun #define GICR_VPENDBASER_OUTER_CACHEABILITY_SHIFT (56)
310*4882a593Smuzhiyun #define GICR_VPENDBASER_SHAREABILITY_MASK \
311*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_VPENDBASER, SHAREABILITY_MASK)
312*4882a593Smuzhiyun #define GICR_VPENDBASER_INNER_CACHEABILITY_MASK \
313*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, MASK)
314*4882a593Smuzhiyun #define GICR_VPENDBASER_OUTER_CACHEABILITY_MASK \
315*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GICR_VPENDBASER, OUTER, MASK)
316*4882a593Smuzhiyun #define GICR_VPENDBASER_CACHEABILITY_MASK \
317*4882a593Smuzhiyun GICR_VPENDBASER_INNER_CACHEABILITY_MASK
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define GICR_VPENDBASER_NonShareable \
320*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_VPENDBASER, NonShareable)
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define GICR_VPENDBASER_InnerShareable \
323*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GICR_VPENDBASER, InnerShareable)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define GICR_VPENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nCnB)
326*4882a593Smuzhiyun #define GICR_VPENDBASER_nC GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nC)
327*4882a593Smuzhiyun #define GICR_VPENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWt)
328*4882a593Smuzhiyun #define GICR_VPENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWb)
329*4882a593Smuzhiyun #define GICR_VPENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWt)
330*4882a593Smuzhiyun #define GICR_VPENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWb)
331*4882a593Smuzhiyun #define GICR_VPENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWt)
332*4882a593Smuzhiyun #define GICR_VPENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWb)
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define GICR_VPENDBASER_Dirty (1ULL << 60)
335*4882a593Smuzhiyun #define GICR_VPENDBASER_PendingLast (1ULL << 61)
336*4882a593Smuzhiyun #define GICR_VPENDBASER_IDAI (1ULL << 62)
337*4882a593Smuzhiyun #define GICR_VPENDBASER_Valid (1ULL << 63)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * GICv4.1 VPENDBASER, used for VPE residency. On top of these fields,
341*4882a593Smuzhiyun * also use the above Valid, PendingLast and Dirty.
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun #define GICR_VPENDBASER_4_1_DB (1ULL << 62)
344*4882a593Smuzhiyun #define GICR_VPENDBASER_4_1_VGRP0EN (1ULL << 59)
345*4882a593Smuzhiyun #define GICR_VPENDBASER_4_1_VGRP1EN (1ULL << 58)
346*4882a593Smuzhiyun #define GICR_VPENDBASER_4_1_VPEID GENMASK_ULL(15, 0)
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #define GICR_VSGIR 0x0080
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #define GICR_VSGIR_VPEID GENMASK(15, 0)
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define GICR_VSGIPENDR 0x0088
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun #define GICR_VSGIPENDR_BUSY (1U << 31)
355*4882a593Smuzhiyun #define GICR_VSGIPENDR_PENDING GENMASK(15, 0)
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * ITS registers, offsets from ITS_base
359*4882a593Smuzhiyun */
360*4882a593Smuzhiyun #define GITS_CTLR 0x0000
361*4882a593Smuzhiyun #define GITS_IIDR 0x0004
362*4882a593Smuzhiyun #define GITS_TYPER 0x0008
363*4882a593Smuzhiyun #define GITS_MPIDR 0x0018
364*4882a593Smuzhiyun #define GITS_CBASER 0x0080
365*4882a593Smuzhiyun #define GITS_CWRITER 0x0088
366*4882a593Smuzhiyun #define GITS_CREADR 0x0090
367*4882a593Smuzhiyun #define GITS_BASER 0x0100
368*4882a593Smuzhiyun #define GITS_IDREGS_BASE 0xffd0
369*4882a593Smuzhiyun #define GITS_PIDR0 0xffe0
370*4882a593Smuzhiyun #define GITS_PIDR1 0xffe4
371*4882a593Smuzhiyun #define GITS_PIDR2 GICR_PIDR2
372*4882a593Smuzhiyun #define GITS_PIDR4 0xffd0
373*4882a593Smuzhiyun #define GITS_CIDR0 0xfff0
374*4882a593Smuzhiyun #define GITS_CIDR1 0xfff4
375*4882a593Smuzhiyun #define GITS_CIDR2 0xfff8
376*4882a593Smuzhiyun #define GITS_CIDR3 0xfffc
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #define GITS_TRANSLATER 0x10040
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define GITS_SGIR 0x20020
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #define GITS_SGIR_VPEID GENMASK_ULL(47, 32)
383*4882a593Smuzhiyun #define GITS_SGIR_VINTID GENMASK_ULL(3, 0)
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define GITS_CTLR_ENABLE (1U << 0)
386*4882a593Smuzhiyun #define GITS_CTLR_ImDe (1U << 1)
387*4882a593Smuzhiyun #define GITS_CTLR_ITS_NUMBER_SHIFT 4
388*4882a593Smuzhiyun #define GITS_CTLR_ITS_NUMBER (0xFU << GITS_CTLR_ITS_NUMBER_SHIFT)
389*4882a593Smuzhiyun #define GITS_CTLR_QUIESCENT (1U << 31)
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define GITS_TYPER_PLPIS (1UL << 0)
392*4882a593Smuzhiyun #define GITS_TYPER_VLPIS (1UL << 1)
393*4882a593Smuzhiyun #define GITS_TYPER_ITT_ENTRY_SIZE_SHIFT 4
394*4882a593Smuzhiyun #define GITS_TYPER_ITT_ENTRY_SIZE GENMASK_ULL(7, 4)
395*4882a593Smuzhiyun #define GITS_TYPER_IDBITS_SHIFT 8
396*4882a593Smuzhiyun #define GITS_TYPER_DEVBITS_SHIFT 13
397*4882a593Smuzhiyun #define GITS_TYPER_DEVBITS GENMASK_ULL(17, 13)
398*4882a593Smuzhiyun #define GITS_TYPER_PTA (1UL << 19)
399*4882a593Smuzhiyun #define GITS_TYPER_HCC_SHIFT 24
400*4882a593Smuzhiyun #define GITS_TYPER_HCC(r) (((r) >> GITS_TYPER_HCC_SHIFT) & 0xff)
401*4882a593Smuzhiyun #define GITS_TYPER_VMOVP (1ULL << 37)
402*4882a593Smuzhiyun #define GITS_TYPER_VMAPP (1ULL << 40)
403*4882a593Smuzhiyun #define GITS_TYPER_SVPET GENMASK_ULL(42, 41)
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun #define GITS_IIDR_REV_SHIFT 12
406*4882a593Smuzhiyun #define GITS_IIDR_REV_MASK (0xf << GITS_IIDR_REV_SHIFT)
407*4882a593Smuzhiyun #define GITS_IIDR_REV(r) (((r) >> GITS_IIDR_REV_SHIFT) & 0xf)
408*4882a593Smuzhiyun #define GITS_IIDR_PRODUCTID_SHIFT 24
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define GITS_CBASER_VALID (1ULL << 63)
411*4882a593Smuzhiyun #define GITS_CBASER_SHAREABILITY_SHIFT (10)
412*4882a593Smuzhiyun #define GITS_CBASER_INNER_CACHEABILITY_SHIFT (59)
413*4882a593Smuzhiyun #define GITS_CBASER_OUTER_CACHEABILITY_SHIFT (53)
414*4882a593Smuzhiyun #define GITS_CBASER_SHAREABILITY_MASK \
415*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)
416*4882a593Smuzhiyun #define GITS_CBASER_INNER_CACHEABILITY_MASK \
417*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)
418*4882a593Smuzhiyun #define GITS_CBASER_OUTER_CACHEABILITY_MASK \
419*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)
420*4882a593Smuzhiyun #define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #define GITS_CBASER_InnerShareable \
423*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define GITS_CBASER_nCnB GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)
426*4882a593Smuzhiyun #define GITS_CBASER_nC GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)
427*4882a593Smuzhiyun #define GITS_CBASER_RaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
428*4882a593Smuzhiyun #define GITS_CBASER_RaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWb)
429*4882a593Smuzhiyun #define GITS_CBASER_WaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)
430*4882a593Smuzhiyun #define GITS_CBASER_WaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)
431*4882a593Smuzhiyun #define GITS_CBASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)
432*4882a593Smuzhiyun #define GITS_CBASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #define GITS_CBASER_ADDRESS(cbaser) ((cbaser) & GENMASK_ULL(51, 12))
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define GITS_BASER_NR_REGS 8
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun #define GITS_BASER_VALID (1ULL << 63)
439*4882a593Smuzhiyun #define GITS_BASER_INDIRECT (1ULL << 62)
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun #define GITS_BASER_INNER_CACHEABILITY_SHIFT (59)
442*4882a593Smuzhiyun #define GITS_BASER_OUTER_CACHEABILITY_SHIFT (53)
443*4882a593Smuzhiyun #define GITS_BASER_INNER_CACHEABILITY_MASK \
444*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)
445*4882a593Smuzhiyun #define GITS_BASER_CACHEABILITY_MASK GITS_BASER_INNER_CACHEABILITY_MASK
446*4882a593Smuzhiyun #define GITS_BASER_OUTER_CACHEABILITY_MASK \
447*4882a593Smuzhiyun GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)
448*4882a593Smuzhiyun #define GITS_BASER_SHAREABILITY_MASK \
449*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define GITS_BASER_nCnB GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)
452*4882a593Smuzhiyun #define GITS_BASER_nC GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)
453*4882a593Smuzhiyun #define GITS_BASER_RaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
454*4882a593Smuzhiyun #define GITS_BASER_RaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWb)
455*4882a593Smuzhiyun #define GITS_BASER_WaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)
456*4882a593Smuzhiyun #define GITS_BASER_WaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)
457*4882a593Smuzhiyun #define GITS_BASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)
458*4882a593Smuzhiyun #define GITS_BASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #define GITS_BASER_TYPE_SHIFT (56)
461*4882a593Smuzhiyun #define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
462*4882a593Smuzhiyun #define GITS_BASER_ENTRY_SIZE_SHIFT (48)
463*4882a593Smuzhiyun #define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)
464*4882a593Smuzhiyun #define GITS_BASER_ENTRY_SIZE_MASK GENMASK_ULL(52, 48)
465*4882a593Smuzhiyun #define GITS_BASER_PHYS_52_to_48(phys) \
466*4882a593Smuzhiyun (((phys) & GENMASK_ULL(47, 16)) | (((phys) >> 48) & 0xf) << 12)
467*4882a593Smuzhiyun #define GITS_BASER_ADDR_48_to_52(baser) \
468*4882a593Smuzhiyun (((baser) & GENMASK_ULL(47, 16)) | (((baser) >> 12) & 0xf) << 48)
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun #define GITS_BASER_SHAREABILITY_SHIFT (10)
471*4882a593Smuzhiyun #define GITS_BASER_InnerShareable \
472*4882a593Smuzhiyun GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)
473*4882a593Smuzhiyun #define GITS_BASER_PAGE_SIZE_SHIFT (8)
474*4882a593Smuzhiyun #define __GITS_BASER_PSZ(sz) (GIC_PAGE_SIZE_ ## sz << GITS_BASER_PAGE_SIZE_SHIFT)
475*4882a593Smuzhiyun #define GITS_BASER_PAGE_SIZE_4K __GITS_BASER_PSZ(4K)
476*4882a593Smuzhiyun #define GITS_BASER_PAGE_SIZE_16K __GITS_BASER_PSZ(16K)
477*4882a593Smuzhiyun #define GITS_BASER_PAGE_SIZE_64K __GITS_BASER_PSZ(64K)
478*4882a593Smuzhiyun #define GITS_BASER_PAGE_SIZE_MASK __GITS_BASER_PSZ(MASK)
479*4882a593Smuzhiyun #define GITS_BASER_PAGES_MAX 256
480*4882a593Smuzhiyun #define GITS_BASER_PAGES_SHIFT (0)
481*4882a593Smuzhiyun #define GITS_BASER_NR_PAGES(r) (((r) & 0xff) + 1)
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun #define GITS_BASER_TYPE_NONE 0
484*4882a593Smuzhiyun #define GITS_BASER_TYPE_DEVICE 1
485*4882a593Smuzhiyun #define GITS_BASER_TYPE_VCPU 2
486*4882a593Smuzhiyun #define GITS_BASER_TYPE_RESERVED3 3
487*4882a593Smuzhiyun #define GITS_BASER_TYPE_COLLECTION 4
488*4882a593Smuzhiyun #define GITS_BASER_TYPE_RESERVED5 5
489*4882a593Smuzhiyun #define GITS_BASER_TYPE_RESERVED6 6
490*4882a593Smuzhiyun #define GITS_BASER_TYPE_RESERVED7 7
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun #define GITS_LVL1_ENTRY_SIZE (8UL)
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * ITS commands
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun #define GITS_CMD_MAPD 0x08
498*4882a593Smuzhiyun #define GITS_CMD_MAPC 0x09
499*4882a593Smuzhiyun #define GITS_CMD_MAPTI 0x0a
500*4882a593Smuzhiyun #define GITS_CMD_MAPI 0x0b
501*4882a593Smuzhiyun #define GITS_CMD_MOVI 0x01
502*4882a593Smuzhiyun #define GITS_CMD_DISCARD 0x0f
503*4882a593Smuzhiyun #define GITS_CMD_INV 0x0c
504*4882a593Smuzhiyun #define GITS_CMD_MOVALL 0x0e
505*4882a593Smuzhiyun #define GITS_CMD_INVALL 0x0d
506*4882a593Smuzhiyun #define GITS_CMD_INT 0x03
507*4882a593Smuzhiyun #define GITS_CMD_CLEAR 0x04
508*4882a593Smuzhiyun #define GITS_CMD_SYNC 0x05
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * GICv4 ITS specific commands
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun #define GITS_CMD_GICv4(x) ((x) | 0x20)
514*4882a593Smuzhiyun #define GITS_CMD_VINVALL GITS_CMD_GICv4(GITS_CMD_INVALL)
515*4882a593Smuzhiyun #define GITS_CMD_VMAPP GITS_CMD_GICv4(GITS_CMD_MAPC)
516*4882a593Smuzhiyun #define GITS_CMD_VMAPTI GITS_CMD_GICv4(GITS_CMD_MAPTI)
517*4882a593Smuzhiyun #define GITS_CMD_VMOVI GITS_CMD_GICv4(GITS_CMD_MOVI)
518*4882a593Smuzhiyun #define GITS_CMD_VSYNC GITS_CMD_GICv4(GITS_CMD_SYNC)
519*4882a593Smuzhiyun /* VMOVP, VSGI and INVDB are the odd ones, as they dont have a physical counterpart */
520*4882a593Smuzhiyun #define GITS_CMD_VMOVP GITS_CMD_GICv4(2)
521*4882a593Smuzhiyun #define GITS_CMD_VSGI GITS_CMD_GICv4(3)
522*4882a593Smuzhiyun #define GITS_CMD_INVDB GITS_CMD_GICv4(0xe)
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun * ITS error numbers
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun #define E_ITS_MOVI_UNMAPPED_INTERRUPT 0x010107
528*4882a593Smuzhiyun #define E_ITS_MOVI_UNMAPPED_COLLECTION 0x010109
529*4882a593Smuzhiyun #define E_ITS_INT_UNMAPPED_INTERRUPT 0x010307
530*4882a593Smuzhiyun #define E_ITS_CLEAR_UNMAPPED_INTERRUPT 0x010507
531*4882a593Smuzhiyun #define E_ITS_MAPD_DEVICE_OOR 0x010801
532*4882a593Smuzhiyun #define E_ITS_MAPD_ITTSIZE_OOR 0x010802
533*4882a593Smuzhiyun #define E_ITS_MAPC_PROCNUM_OOR 0x010902
534*4882a593Smuzhiyun #define E_ITS_MAPC_COLLECTION_OOR 0x010903
535*4882a593Smuzhiyun #define E_ITS_MAPTI_UNMAPPED_DEVICE 0x010a04
536*4882a593Smuzhiyun #define E_ITS_MAPTI_ID_OOR 0x010a05
537*4882a593Smuzhiyun #define E_ITS_MAPTI_PHYSICALID_OOR 0x010a06
538*4882a593Smuzhiyun #define E_ITS_INV_UNMAPPED_INTERRUPT 0x010c07
539*4882a593Smuzhiyun #define E_ITS_INVALL_UNMAPPED_COLLECTION 0x010d09
540*4882a593Smuzhiyun #define E_ITS_MOVALL_PROCNUM_OOR 0x010e01
541*4882a593Smuzhiyun #define E_ITS_DISCARD_UNMAPPED_INTERRUPT 0x010f07
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun * CPU interface registers
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun #define ICC_CTLR_EL1_EOImode_SHIFT (1)
547*4882a593Smuzhiyun #define ICC_CTLR_EL1_EOImode_drop_dir (0U << ICC_CTLR_EL1_EOImode_SHIFT)
548*4882a593Smuzhiyun #define ICC_CTLR_EL1_EOImode_drop (1U << ICC_CTLR_EL1_EOImode_SHIFT)
549*4882a593Smuzhiyun #define ICC_CTLR_EL1_EOImode_MASK (1 << ICC_CTLR_EL1_EOImode_SHIFT)
550*4882a593Smuzhiyun #define ICC_CTLR_EL1_CBPR_SHIFT 0
551*4882a593Smuzhiyun #define ICC_CTLR_EL1_CBPR_MASK (1 << ICC_CTLR_EL1_CBPR_SHIFT)
552*4882a593Smuzhiyun #define ICC_CTLR_EL1_PMHE_SHIFT 6
553*4882a593Smuzhiyun #define ICC_CTLR_EL1_PMHE_MASK (1 << ICC_CTLR_EL1_PMHE_SHIFT)
554*4882a593Smuzhiyun #define ICC_CTLR_EL1_PRI_BITS_SHIFT 8
555*4882a593Smuzhiyun #define ICC_CTLR_EL1_PRI_BITS_MASK (0x7 << ICC_CTLR_EL1_PRI_BITS_SHIFT)
556*4882a593Smuzhiyun #define ICC_CTLR_EL1_ID_BITS_SHIFT 11
557*4882a593Smuzhiyun #define ICC_CTLR_EL1_ID_BITS_MASK (0x7 << ICC_CTLR_EL1_ID_BITS_SHIFT)
558*4882a593Smuzhiyun #define ICC_CTLR_EL1_SEIS_SHIFT 14
559*4882a593Smuzhiyun #define ICC_CTLR_EL1_SEIS_MASK (0x1 << ICC_CTLR_EL1_SEIS_SHIFT)
560*4882a593Smuzhiyun #define ICC_CTLR_EL1_A3V_SHIFT 15
561*4882a593Smuzhiyun #define ICC_CTLR_EL1_A3V_MASK (0x1 << ICC_CTLR_EL1_A3V_SHIFT)
562*4882a593Smuzhiyun #define ICC_CTLR_EL1_RSS (0x1 << 18)
563*4882a593Smuzhiyun #define ICC_CTLR_EL1_ExtRange (0x1 << 19)
564*4882a593Smuzhiyun #define ICC_PMR_EL1_SHIFT 0
565*4882a593Smuzhiyun #define ICC_PMR_EL1_MASK (0xff << ICC_PMR_EL1_SHIFT)
566*4882a593Smuzhiyun #define ICC_BPR0_EL1_SHIFT 0
567*4882a593Smuzhiyun #define ICC_BPR0_EL1_MASK (0x7 << ICC_BPR0_EL1_SHIFT)
568*4882a593Smuzhiyun #define ICC_BPR1_EL1_SHIFT 0
569*4882a593Smuzhiyun #define ICC_BPR1_EL1_MASK (0x7 << ICC_BPR1_EL1_SHIFT)
570*4882a593Smuzhiyun #define ICC_IGRPEN0_EL1_SHIFT 0
571*4882a593Smuzhiyun #define ICC_IGRPEN0_EL1_MASK (1 << ICC_IGRPEN0_EL1_SHIFT)
572*4882a593Smuzhiyun #define ICC_IGRPEN1_EL1_SHIFT 0
573*4882a593Smuzhiyun #define ICC_IGRPEN1_EL1_MASK (1 << ICC_IGRPEN1_EL1_SHIFT)
574*4882a593Smuzhiyun #define ICC_SRE_EL1_DIB (1U << 2)
575*4882a593Smuzhiyun #define ICC_SRE_EL1_DFB (1U << 1)
576*4882a593Smuzhiyun #define ICC_SRE_EL1_SRE (1U << 0)
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun * Hypervisor interface registers (SRE only)
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun #define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1)
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun #define ICH_LR_EOI (1ULL << 41)
584*4882a593Smuzhiyun #define ICH_LR_GROUP (1ULL << 60)
585*4882a593Smuzhiyun #define ICH_LR_HW (1ULL << 61)
586*4882a593Smuzhiyun #define ICH_LR_STATE (3ULL << 62)
587*4882a593Smuzhiyun #define ICH_LR_PENDING_BIT (1ULL << 62)
588*4882a593Smuzhiyun #define ICH_LR_ACTIVE_BIT (1ULL << 63)
589*4882a593Smuzhiyun #define ICH_LR_PHYS_ID_SHIFT 32
590*4882a593Smuzhiyun #define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
591*4882a593Smuzhiyun #define ICH_LR_PRIORITY_SHIFT 48
592*4882a593Smuzhiyun #define ICH_LR_PRIORITY_MASK (0xffULL << ICH_LR_PRIORITY_SHIFT)
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* These are for GICv2 emulation only */
595*4882a593Smuzhiyun #define GICH_LR_VIRTUALID (0x3ffUL << 0)
596*4882a593Smuzhiyun #define GICH_LR_PHYSID_CPUID_SHIFT (10)
597*4882a593Smuzhiyun #define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun #define ICH_MISR_EOI (1 << 0)
600*4882a593Smuzhiyun #define ICH_MISR_U (1 << 1)
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun #define ICH_HCR_EN (1 << 0)
603*4882a593Smuzhiyun #define ICH_HCR_UIE (1 << 1)
604*4882a593Smuzhiyun #define ICH_HCR_NPIE (1 << 3)
605*4882a593Smuzhiyun #define ICH_HCR_TC (1 << 10)
606*4882a593Smuzhiyun #define ICH_HCR_TALL0 (1 << 11)
607*4882a593Smuzhiyun #define ICH_HCR_TALL1 (1 << 12)
608*4882a593Smuzhiyun #define ICH_HCR_EOIcount_SHIFT 27
609*4882a593Smuzhiyun #define ICH_HCR_EOIcount_MASK (0x1f << ICH_HCR_EOIcount_SHIFT)
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #define ICH_VMCR_ACK_CTL_SHIFT 2
612*4882a593Smuzhiyun #define ICH_VMCR_ACK_CTL_MASK (1 << ICH_VMCR_ACK_CTL_SHIFT)
613*4882a593Smuzhiyun #define ICH_VMCR_FIQ_EN_SHIFT 3
614*4882a593Smuzhiyun #define ICH_VMCR_FIQ_EN_MASK (1 << ICH_VMCR_FIQ_EN_SHIFT)
615*4882a593Smuzhiyun #define ICH_VMCR_CBPR_SHIFT 4
616*4882a593Smuzhiyun #define ICH_VMCR_CBPR_MASK (1 << ICH_VMCR_CBPR_SHIFT)
617*4882a593Smuzhiyun #define ICH_VMCR_EOIM_SHIFT 9
618*4882a593Smuzhiyun #define ICH_VMCR_EOIM_MASK (1 << ICH_VMCR_EOIM_SHIFT)
619*4882a593Smuzhiyun #define ICH_VMCR_BPR1_SHIFT 18
620*4882a593Smuzhiyun #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT)
621*4882a593Smuzhiyun #define ICH_VMCR_BPR0_SHIFT 21
622*4882a593Smuzhiyun #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT)
623*4882a593Smuzhiyun #define ICH_VMCR_PMR_SHIFT 24
624*4882a593Smuzhiyun #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT)
625*4882a593Smuzhiyun #define ICH_VMCR_ENG0_SHIFT 0
626*4882a593Smuzhiyun #define ICH_VMCR_ENG0_MASK (1 << ICH_VMCR_ENG0_SHIFT)
627*4882a593Smuzhiyun #define ICH_VMCR_ENG1_SHIFT 1
628*4882a593Smuzhiyun #define ICH_VMCR_ENG1_MASK (1 << ICH_VMCR_ENG1_SHIFT)
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun #define ICH_VTR_PRI_BITS_SHIFT 29
631*4882a593Smuzhiyun #define ICH_VTR_PRI_BITS_MASK (7 << ICH_VTR_PRI_BITS_SHIFT)
632*4882a593Smuzhiyun #define ICH_VTR_ID_BITS_SHIFT 23
633*4882a593Smuzhiyun #define ICH_VTR_ID_BITS_MASK (7 << ICH_VTR_ID_BITS_SHIFT)
634*4882a593Smuzhiyun #define ICH_VTR_SEIS_SHIFT 22
635*4882a593Smuzhiyun #define ICH_VTR_SEIS_MASK (1 << ICH_VTR_SEIS_SHIFT)
636*4882a593Smuzhiyun #define ICH_VTR_A3V_SHIFT 21
637*4882a593Smuzhiyun #define ICH_VTR_A3V_MASK (1 << ICH_VTR_A3V_SHIFT)
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun #define ICC_IAR1_EL1_SPURIOUS 0x3ff
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #define ICC_SRE_EL2_SRE (1 << 0)
642*4882a593Smuzhiyun #define ICC_SRE_EL2_ENABLE (1 << 3)
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #define ICC_SGI1R_TARGET_LIST_SHIFT 0
645*4882a593Smuzhiyun #define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
646*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_1_SHIFT 16
647*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
648*4882a593Smuzhiyun #define ICC_SGI1R_SGI_ID_SHIFT 24
649*4882a593Smuzhiyun #define ICC_SGI1R_SGI_ID_MASK (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)
650*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_2_SHIFT 32
651*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)
652*4882a593Smuzhiyun #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40
653*4882a593Smuzhiyun #define ICC_SGI1R_RS_SHIFT 44
654*4882a593Smuzhiyun #define ICC_SGI1R_RS_MASK (0xfULL << ICC_SGI1R_RS_SHIFT)
655*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_3_SHIFT 48
656*4882a593Smuzhiyun #define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun #include <asm/arch_gicv3.h>
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun #ifndef __ASSEMBLY__
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun * We need a value to serve as a irq-type for LPIs. Choose one that will
664*4882a593Smuzhiyun * hopefully pique the interest of the reviewer.
665*4882a593Smuzhiyun */
666*4882a593Smuzhiyun #define GIC_IRQ_TYPE_LPI 0xa110c8ed
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun struct rdists {
669*4882a593Smuzhiyun struct {
670*4882a593Smuzhiyun raw_spinlock_t rd_lock;
671*4882a593Smuzhiyun void __iomem *rd_base;
672*4882a593Smuzhiyun struct page *pend_page;
673*4882a593Smuzhiyun phys_addr_t phys_base;
674*4882a593Smuzhiyun bool lpi_enabled;
675*4882a593Smuzhiyun cpumask_t *vpe_table_mask;
676*4882a593Smuzhiyun void *vpe_l1_base;
677*4882a593Smuzhiyun } __percpu *rdist;
678*4882a593Smuzhiyun phys_addr_t prop_table_pa;
679*4882a593Smuzhiyun void *prop_table_va;
680*4882a593Smuzhiyun u64 flags;
681*4882a593Smuzhiyun u32 gicd_typer;
682*4882a593Smuzhiyun u32 gicd_typer2;
683*4882a593Smuzhiyun bool has_vlpis;
684*4882a593Smuzhiyun bool has_rvpeid;
685*4882a593Smuzhiyun bool has_direct_lpi;
686*4882a593Smuzhiyun bool has_vpend_valid_dirty;
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun struct irq_domain;
690*4882a593Smuzhiyun struct fwnode_handle;
691*4882a593Smuzhiyun int its_cpu_init(void);
692*4882a593Smuzhiyun int its_init(struct fwnode_handle *handle, struct rdists *rdists,
693*4882a593Smuzhiyun struct irq_domain *domain);
694*4882a593Smuzhiyun int mbi_init(struct fwnode_handle *fwnode, struct irq_domain *parent);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun struct gic_chip_data {
697*4882a593Smuzhiyun struct fwnode_handle *fwnode;
698*4882a593Smuzhiyun void __iomem *dist_base;
699*4882a593Smuzhiyun struct redist_region *redist_regions;
700*4882a593Smuzhiyun struct rdists rdists;
701*4882a593Smuzhiyun struct irq_domain *domain;
702*4882a593Smuzhiyun u64 redist_stride;
703*4882a593Smuzhiyun u32 nr_redist_regions;
704*4882a593Smuzhiyun u64 flags;
705*4882a593Smuzhiyun bool has_rss;
706*4882a593Smuzhiyun unsigned int ppi_nr;
707*4882a593Smuzhiyun struct partition_desc **ppi_descs;
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
gic_enable_sre(void)710*4882a593Smuzhiyun static inline bool gic_enable_sre(void)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun u32 val;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun val = gic_read_sre();
715*4882a593Smuzhiyun if (val & ICC_SRE_EL1_SRE)
716*4882a593Smuzhiyun return true;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun val |= ICC_SRE_EL1_SRE;
719*4882a593Smuzhiyun gic_write_sre(val);
720*4882a593Smuzhiyun val = gic_read_sre();
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return !!(val & ICC_SRE_EL1_SRE);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun void gic_resume(void);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #endif
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun #endif
730