1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2006-2015, Intel Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Ashok Raj <ashok.raj@intel.com>
6*4882a593Smuzhiyun * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
7*4882a593Smuzhiyun * David Woodhouse <David.Woodhouse@intel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef _INTEL_IOMMU_H_
11*4882a593Smuzhiyun #define _INTEL_IOMMU_H_
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/iova.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/idr.h>
17*4882a593Smuzhiyun #include <linux/mmu_notifier.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/iommu.h>
20*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
21*4882a593Smuzhiyun #include <linux/dmar.h>
22*4882a593Smuzhiyun #include <linux/ioasid.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/cacheflush.h>
25*4882a593Smuzhiyun #include <asm/iommu.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * VT-d hardware uses 4KiB page size regardless of host page size.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #define VTD_PAGE_SHIFT (12)
31*4882a593Smuzhiyun #define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT)
32*4882a593Smuzhiyun #define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT)
33*4882a593Smuzhiyun #define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define VTD_STRIDE_SHIFT (9)
36*4882a593Smuzhiyun #define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DMA_PTE_READ BIT_ULL(0)
39*4882a593Smuzhiyun #define DMA_PTE_WRITE BIT_ULL(1)
40*4882a593Smuzhiyun #define DMA_PTE_LARGE_PAGE BIT_ULL(7)
41*4882a593Smuzhiyun #define DMA_PTE_SNP BIT_ULL(11)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DMA_FL_PTE_PRESENT BIT_ULL(0)
44*4882a593Smuzhiyun #define DMA_FL_PTE_US BIT_ULL(2)
45*4882a593Smuzhiyun #define DMA_FL_PTE_ACCESS BIT_ULL(5)
46*4882a593Smuzhiyun #define DMA_FL_PTE_DIRTY BIT_ULL(6)
47*4882a593Smuzhiyun #define DMA_FL_PTE_XD BIT_ULL(63)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define ADDR_WIDTH_5LEVEL (57)
50*4882a593Smuzhiyun #define ADDR_WIDTH_4LEVEL (48)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define CONTEXT_TT_MULTI_LEVEL 0
53*4882a593Smuzhiyun #define CONTEXT_TT_DEV_IOTLB 1
54*4882a593Smuzhiyun #define CONTEXT_TT_PASS_THROUGH 2
55*4882a593Smuzhiyun #define CONTEXT_PASIDE BIT_ULL(3)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Intel IOMMU register specification per version 1.0 public spec.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
61*4882a593Smuzhiyun #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
62*4882a593Smuzhiyun #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
63*4882a593Smuzhiyun #define DMAR_GCMD_REG 0x18 /* Global command register */
64*4882a593Smuzhiyun #define DMAR_GSTS_REG 0x1c /* Global status register */
65*4882a593Smuzhiyun #define DMAR_RTADDR_REG 0x20 /* Root entry table */
66*4882a593Smuzhiyun #define DMAR_CCMD_REG 0x28 /* Context command reg */
67*4882a593Smuzhiyun #define DMAR_FSTS_REG 0x34 /* Fault Status register */
68*4882a593Smuzhiyun #define DMAR_FECTL_REG 0x38 /* Fault control register */
69*4882a593Smuzhiyun #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
70*4882a593Smuzhiyun #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
71*4882a593Smuzhiyun #define DMAR_FEUADDR_REG 0x44 /* Upper address register */
72*4882a593Smuzhiyun #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
73*4882a593Smuzhiyun #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
74*4882a593Smuzhiyun #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
75*4882a593Smuzhiyun #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
76*4882a593Smuzhiyun #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
77*4882a593Smuzhiyun #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
78*4882a593Smuzhiyun #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
79*4882a593Smuzhiyun #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
80*4882a593Smuzhiyun #define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
81*4882a593Smuzhiyun #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
82*4882a593Smuzhiyun #define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
83*4882a593Smuzhiyun #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
84*4882a593Smuzhiyun #define DMAR_PQH_REG 0xc0 /* Page request queue head register */
85*4882a593Smuzhiyun #define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
86*4882a593Smuzhiyun #define DMAR_PQA_REG 0xd0 /* Page request queue address register */
87*4882a593Smuzhiyun #define DMAR_PRS_REG 0xdc /* Page request status register */
88*4882a593Smuzhiyun #define DMAR_PECTL_REG 0xe0 /* Page request event control register */
89*4882a593Smuzhiyun #define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
90*4882a593Smuzhiyun #define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
91*4882a593Smuzhiyun #define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
92*4882a593Smuzhiyun #define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */
93*4882a593Smuzhiyun #define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */
94*4882a593Smuzhiyun #define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */
95*4882a593Smuzhiyun #define DMAR_MTRR_FIX16K_80000_REG 0x128
96*4882a593Smuzhiyun #define DMAR_MTRR_FIX16K_A0000_REG 0x130
97*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_C0000_REG 0x138
98*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_C8000_REG 0x140
99*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_D0000_REG 0x148
100*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_D8000_REG 0x150
101*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_E0000_REG 0x158
102*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_E8000_REG 0x160
103*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_F0000_REG 0x168
104*4882a593Smuzhiyun #define DMAR_MTRR_FIX4K_F8000_REG 0x170
105*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */
106*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK0_REG 0x188
107*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE1_REG 0x190
108*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK1_REG 0x198
109*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE2_REG 0x1a0
110*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK2_REG 0x1a8
111*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE3_REG 0x1b0
112*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK3_REG 0x1b8
113*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE4_REG 0x1c0
114*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK4_REG 0x1c8
115*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE5_REG 0x1d0
116*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK5_REG 0x1d8
117*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE6_REG 0x1e0
118*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK6_REG 0x1e8
119*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE7_REG 0x1f0
120*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK7_REG 0x1f8
121*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE8_REG 0x200
122*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK8_REG 0x208
123*4882a593Smuzhiyun #define DMAR_MTRR_PHYSBASE9_REG 0x210
124*4882a593Smuzhiyun #define DMAR_MTRR_PHYSMASK9_REG 0x218
125*4882a593Smuzhiyun #define DMAR_VCCAP_REG 0xe30 /* Virtual command capability register */
126*4882a593Smuzhiyun #define DMAR_VCMD_REG 0xe00 /* Virtual command register */
127*4882a593Smuzhiyun #define DMAR_VCRSP_REG 0xe10 /* Virtual command response register */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define OFFSET_STRIDE (9)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define dmar_readq(a) readq(a)
132*4882a593Smuzhiyun #define dmar_writeq(a,v) writeq(v,a)
133*4882a593Smuzhiyun #define dmar_readl(a) readl(a)
134*4882a593Smuzhiyun #define dmar_writel(a, v) writel(v, a)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
137*4882a593Smuzhiyun #define DMAR_VER_MINOR(v) ((v) & 0x0f)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Decoding Capability Register
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun #define cap_5lp_support(c) (((c) >> 60) & 1)
143*4882a593Smuzhiyun #define cap_pi_support(c) (((c) >> 59) & 1)
144*4882a593Smuzhiyun #define cap_fl1gp_support(c) (((c) >> 56) & 1)
145*4882a593Smuzhiyun #define cap_read_drain(c) (((c) >> 55) & 1)
146*4882a593Smuzhiyun #define cap_write_drain(c) (((c) >> 54) & 1)
147*4882a593Smuzhiyun #define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
148*4882a593Smuzhiyun #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
149*4882a593Smuzhiyun #define cap_pgsel_inv(c) (((c) >> 39) & 1)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define cap_super_page_val(c) (((c) >> 34) & 0xf)
152*4882a593Smuzhiyun #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
153*4882a593Smuzhiyun * OFFSET_STRIDE) + 21)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
156*4882a593Smuzhiyun #define cap_max_fault_reg_offset(c) \
157*4882a593Smuzhiyun (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define cap_zlr(c) (((c) >> 22) & 1)
160*4882a593Smuzhiyun #define cap_isoch(c) (((c) >> 23) & 1)
161*4882a593Smuzhiyun #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
162*4882a593Smuzhiyun #define cap_sagaw(c) (((c) >> 8) & 0x1f)
163*4882a593Smuzhiyun #define cap_caching_mode(c) (((c) >> 7) & 1)
164*4882a593Smuzhiyun #define cap_phmr(c) (((c) >> 6) & 1)
165*4882a593Smuzhiyun #define cap_plmr(c) (((c) >> 5) & 1)
166*4882a593Smuzhiyun #define cap_rwbf(c) (((c) >> 4) & 1)
167*4882a593Smuzhiyun #define cap_afl(c) (((c) >> 3) & 1)
168*4882a593Smuzhiyun #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Extended Capability Register
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define ecap_smpwc(e) (((e) >> 48) & 0x1)
174*4882a593Smuzhiyun #define ecap_flts(e) (((e) >> 47) & 0x1)
175*4882a593Smuzhiyun #define ecap_slts(e) (((e) >> 46) & 0x1)
176*4882a593Smuzhiyun #define ecap_vcs(e) (((e) >> 44) & 0x1)
177*4882a593Smuzhiyun #define ecap_smts(e) (((e) >> 43) & 0x1)
178*4882a593Smuzhiyun #define ecap_dit(e) ((e >> 41) & 0x1)
179*4882a593Smuzhiyun #define ecap_pasid(e) ((e >> 40) & 0x1)
180*4882a593Smuzhiyun #define ecap_pss(e) ((e >> 35) & 0x1f)
181*4882a593Smuzhiyun #define ecap_eafs(e) ((e >> 34) & 0x1)
182*4882a593Smuzhiyun #define ecap_nwfs(e) ((e >> 33) & 0x1)
183*4882a593Smuzhiyun #define ecap_srs(e) ((e >> 31) & 0x1)
184*4882a593Smuzhiyun #define ecap_ers(e) ((e >> 30) & 0x1)
185*4882a593Smuzhiyun #define ecap_prs(e) ((e >> 29) & 0x1)
186*4882a593Smuzhiyun #define ecap_broken_pasid(e) ((e >> 28) & 0x1)
187*4882a593Smuzhiyun #define ecap_dis(e) ((e >> 27) & 0x1)
188*4882a593Smuzhiyun #define ecap_nest(e) ((e >> 26) & 0x1)
189*4882a593Smuzhiyun #define ecap_mts(e) ((e >> 25) & 0x1)
190*4882a593Smuzhiyun #define ecap_ecs(e) ((e >> 24) & 0x1)
191*4882a593Smuzhiyun #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
192*4882a593Smuzhiyun #define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
193*4882a593Smuzhiyun #define ecap_coherent(e) ((e) & 0x1)
194*4882a593Smuzhiyun #define ecap_qis(e) ((e) & 0x2)
195*4882a593Smuzhiyun #define ecap_pass_through(e) ((e >> 6) & 0x1)
196*4882a593Smuzhiyun #define ecap_eim_support(e) ((e >> 4) & 0x1)
197*4882a593Smuzhiyun #define ecap_ir_support(e) ((e >> 3) & 0x1)
198*4882a593Smuzhiyun #define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
199*4882a593Smuzhiyun #define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
200*4882a593Smuzhiyun #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Virtual command interface capability */
203*4882a593Smuzhiyun #define vccap_pasid(v) (((v) & DMA_VCS_PAS)) /* PASID allocation */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* IOTLB_REG */
206*4882a593Smuzhiyun #define DMA_TLB_FLUSH_GRANU_OFFSET 60
207*4882a593Smuzhiyun #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
208*4882a593Smuzhiyun #define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
209*4882a593Smuzhiyun #define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
210*4882a593Smuzhiyun #define DMA_TLB_IIRG(type) ((type >> 60) & 3)
211*4882a593Smuzhiyun #define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
212*4882a593Smuzhiyun #define DMA_TLB_READ_DRAIN (((u64)1) << 49)
213*4882a593Smuzhiyun #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
214*4882a593Smuzhiyun #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
215*4882a593Smuzhiyun #define DMA_TLB_IVT (((u64)1) << 63)
216*4882a593Smuzhiyun #define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
217*4882a593Smuzhiyun #define DMA_TLB_MAX_SIZE (0x3f)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* INVALID_DESC */
220*4882a593Smuzhiyun #define DMA_CCMD_INVL_GRANU_OFFSET 61
221*4882a593Smuzhiyun #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
222*4882a593Smuzhiyun #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
223*4882a593Smuzhiyun #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
224*4882a593Smuzhiyun #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
225*4882a593Smuzhiyun #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
226*4882a593Smuzhiyun #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
227*4882a593Smuzhiyun #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
228*4882a593Smuzhiyun #define DMA_ID_TLB_ADDR(addr) (addr)
229*4882a593Smuzhiyun #define DMA_ID_TLB_ADDR_MASK(mask) (mask)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* PMEN_REG */
232*4882a593Smuzhiyun #define DMA_PMEN_EPM (((u32)1)<<31)
233*4882a593Smuzhiyun #define DMA_PMEN_PRS (((u32)1)<<0)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* GCMD_REG */
236*4882a593Smuzhiyun #define DMA_GCMD_TE (((u32)1) << 31)
237*4882a593Smuzhiyun #define DMA_GCMD_SRTP (((u32)1) << 30)
238*4882a593Smuzhiyun #define DMA_GCMD_SFL (((u32)1) << 29)
239*4882a593Smuzhiyun #define DMA_GCMD_EAFL (((u32)1) << 28)
240*4882a593Smuzhiyun #define DMA_GCMD_WBF (((u32)1) << 27)
241*4882a593Smuzhiyun #define DMA_GCMD_QIE (((u32)1) << 26)
242*4882a593Smuzhiyun #define DMA_GCMD_SIRTP (((u32)1) << 24)
243*4882a593Smuzhiyun #define DMA_GCMD_IRE (((u32) 1) << 25)
244*4882a593Smuzhiyun #define DMA_GCMD_CFI (((u32) 1) << 23)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* GSTS_REG */
247*4882a593Smuzhiyun #define DMA_GSTS_TES (((u32)1) << 31)
248*4882a593Smuzhiyun #define DMA_GSTS_RTPS (((u32)1) << 30)
249*4882a593Smuzhiyun #define DMA_GSTS_FLS (((u32)1) << 29)
250*4882a593Smuzhiyun #define DMA_GSTS_AFLS (((u32)1) << 28)
251*4882a593Smuzhiyun #define DMA_GSTS_WBFS (((u32)1) << 27)
252*4882a593Smuzhiyun #define DMA_GSTS_QIES (((u32)1) << 26)
253*4882a593Smuzhiyun #define DMA_GSTS_IRTPS (((u32)1) << 24)
254*4882a593Smuzhiyun #define DMA_GSTS_IRES (((u32)1) << 25)
255*4882a593Smuzhiyun #define DMA_GSTS_CFIS (((u32)1) << 23)
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* DMA_RTADDR_REG */
258*4882a593Smuzhiyun #define DMA_RTADDR_RTT (((u64)1) << 11)
259*4882a593Smuzhiyun #define DMA_RTADDR_SMT (((u64)1) << 10)
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* CCMD_REG */
262*4882a593Smuzhiyun #define DMA_CCMD_ICC (((u64)1) << 63)
263*4882a593Smuzhiyun #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
264*4882a593Smuzhiyun #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
265*4882a593Smuzhiyun #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
266*4882a593Smuzhiyun #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
267*4882a593Smuzhiyun #define DMA_CCMD_MASK_NOBIT 0
268*4882a593Smuzhiyun #define DMA_CCMD_MASK_1BIT 1
269*4882a593Smuzhiyun #define DMA_CCMD_MASK_2BIT 2
270*4882a593Smuzhiyun #define DMA_CCMD_MASK_3BIT 3
271*4882a593Smuzhiyun #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
272*4882a593Smuzhiyun #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* FECTL_REG */
275*4882a593Smuzhiyun #define DMA_FECTL_IM (((u32)1) << 31)
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* FSTS_REG */
278*4882a593Smuzhiyun #define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */
279*4882a593Smuzhiyun #define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */
280*4882a593Smuzhiyun #define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */
281*4882a593Smuzhiyun #define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */
282*4882a593Smuzhiyun #define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */
283*4882a593Smuzhiyun #define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */
284*4882a593Smuzhiyun #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* FRCD_REG, 32 bits access */
287*4882a593Smuzhiyun #define DMA_FRCD_F (((u32)1) << 31)
288*4882a593Smuzhiyun #define dma_frcd_type(d) ((d >> 30) & 1)
289*4882a593Smuzhiyun #define dma_frcd_fault_reason(c) (c & 0xff)
290*4882a593Smuzhiyun #define dma_frcd_source_id(c) (c & 0xffff)
291*4882a593Smuzhiyun #define dma_frcd_pasid_value(c) (((c) >> 8) & 0xfffff)
292*4882a593Smuzhiyun #define dma_frcd_pasid_present(c) (((c) >> 31) & 1)
293*4882a593Smuzhiyun /* low 64 bit */
294*4882a593Smuzhiyun #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* PRS_REG */
297*4882a593Smuzhiyun #define DMA_PRS_PPR ((u32)1)
298*4882a593Smuzhiyun #define DMA_PRS_PRO ((u32)2)
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define DMA_VCS_PAS ((u64)1)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
303*4882a593Smuzhiyun do { \
304*4882a593Smuzhiyun cycles_t start_time = get_cycles(); \
305*4882a593Smuzhiyun while (1) { \
306*4882a593Smuzhiyun sts = op(iommu->reg + offset); \
307*4882a593Smuzhiyun if (cond) \
308*4882a593Smuzhiyun break; \
309*4882a593Smuzhiyun if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
310*4882a593Smuzhiyun panic("DMAR hardware is malfunctioning\n"); \
311*4882a593Smuzhiyun cpu_relax(); \
312*4882a593Smuzhiyun } \
313*4882a593Smuzhiyun } while (0)
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define QI_LENGTH 256 /* queue length */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun enum {
318*4882a593Smuzhiyun QI_FREE,
319*4882a593Smuzhiyun QI_IN_USE,
320*4882a593Smuzhiyun QI_DONE,
321*4882a593Smuzhiyun QI_ABORT
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define QI_CC_TYPE 0x1
325*4882a593Smuzhiyun #define QI_IOTLB_TYPE 0x2
326*4882a593Smuzhiyun #define QI_DIOTLB_TYPE 0x3
327*4882a593Smuzhiyun #define QI_IEC_TYPE 0x4
328*4882a593Smuzhiyun #define QI_IWD_TYPE 0x5
329*4882a593Smuzhiyun #define QI_EIOTLB_TYPE 0x6
330*4882a593Smuzhiyun #define QI_PC_TYPE 0x7
331*4882a593Smuzhiyun #define QI_DEIOTLB_TYPE 0x8
332*4882a593Smuzhiyun #define QI_PGRP_RESP_TYPE 0x9
333*4882a593Smuzhiyun #define QI_PSTRM_RESP_TYPE 0xa
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #define QI_IEC_SELECTIVE (((u64)1) << 4)
336*4882a593Smuzhiyun #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
337*4882a593Smuzhiyun #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
340*4882a593Smuzhiyun #define QI_IWD_STATUS_WRITE (((u64)1) << 5)
341*4882a593Smuzhiyun #define QI_IWD_FENCE (((u64)1) << 6)
342*4882a593Smuzhiyun #define QI_IWD_PRQ_DRAIN (((u64)1) << 7)
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #define QI_IOTLB_DID(did) (((u64)did) << 16)
345*4882a593Smuzhiyun #define QI_IOTLB_DR(dr) (((u64)dr) << 7)
346*4882a593Smuzhiyun #define QI_IOTLB_DW(dw) (((u64)dw) << 6)
347*4882a593Smuzhiyun #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
348*4882a593Smuzhiyun #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
349*4882a593Smuzhiyun #define QI_IOTLB_IH(ih) (((u64)ih) << 6)
350*4882a593Smuzhiyun #define QI_IOTLB_AM(am) (((u8)am) & 0x3f)
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define QI_CC_FM(fm) (((u64)fm) << 48)
353*4882a593Smuzhiyun #define QI_CC_SID(sid) (((u64)sid) << 32)
354*4882a593Smuzhiyun #define QI_CC_DID(did) (((u64)did) << 16)
355*4882a593Smuzhiyun #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
358*4882a593Smuzhiyun #define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
359*4882a593Smuzhiyun #define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
360*4882a593Smuzhiyun #define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
361*4882a593Smuzhiyun ((u64)((pfsid >> 4) & 0xfff) << 52))
362*4882a593Smuzhiyun #define QI_DEV_IOTLB_SIZE 1
363*4882a593Smuzhiyun #define QI_DEV_IOTLB_MAX_INVS 32
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #define QI_PC_PASID(pasid) (((u64)pasid) << 32)
366*4882a593Smuzhiyun #define QI_PC_DID(did) (((u64)did) << 16)
367*4882a593Smuzhiyun #define QI_PC_GRAN(gran) (((u64)gran) << 4)
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* PASID cache invalidation granu */
370*4882a593Smuzhiyun #define QI_PC_ALL_PASIDS 0
371*4882a593Smuzhiyun #define QI_PC_PASID_SEL 1
372*4882a593Smuzhiyun #define QI_PC_GLOBAL 3
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun #define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
375*4882a593Smuzhiyun #define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
376*4882a593Smuzhiyun #define QI_EIOTLB_AM(am) (((u64)am) & 0x3f)
377*4882a593Smuzhiyun #define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
378*4882a593Smuzhiyun #define QI_EIOTLB_DID(did) (((u64)did) << 16)
379*4882a593Smuzhiyun #define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* QI Dev-IOTLB inv granu */
382*4882a593Smuzhiyun #define QI_DEV_IOTLB_GRAN_ALL 1
383*4882a593Smuzhiyun #define QI_DEV_IOTLB_GRAN_PASID_SEL 0
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
386*4882a593Smuzhiyun #define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
387*4882a593Smuzhiyun #define QI_DEV_EIOTLB_PASID(p) ((u64)((p) & 0xfffff) << 32)
388*4882a593Smuzhiyun #define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
389*4882a593Smuzhiyun #define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
390*4882a593Smuzhiyun #define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
391*4882a593Smuzhiyun ((u64)((pfsid >> 4) & 0xfff) << 52))
392*4882a593Smuzhiyun #define QI_DEV_EIOTLB_MAX_INVS 32
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Page group response descriptor QW0 */
395*4882a593Smuzhiyun #define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
396*4882a593Smuzhiyun #define QI_PGRP_PDP(p) (((u64)(p)) << 5)
397*4882a593Smuzhiyun #define QI_PGRP_RESP_CODE(res) (((u64)(res)) << 12)
398*4882a593Smuzhiyun #define QI_PGRP_DID(rid) (((u64)(rid)) << 16)
399*4882a593Smuzhiyun #define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Page group response descriptor QW1 */
402*4882a593Smuzhiyun #define QI_PGRP_LPIG(x) (((u64)(x)) << 2)
403*4882a593Smuzhiyun #define QI_PGRP_IDX(idx) (((u64)(idx)) << 3)
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #define QI_RESP_SUCCESS 0x0
407*4882a593Smuzhiyun #define QI_RESP_INVALID 0x1
408*4882a593Smuzhiyun #define QI_RESP_FAILURE 0xf
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define QI_GRAN_NONG_PASID 2
411*4882a593Smuzhiyun #define QI_GRAN_PSI_PASID 3
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap))
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun struct qi_desc {
416*4882a593Smuzhiyun u64 qw0;
417*4882a593Smuzhiyun u64 qw1;
418*4882a593Smuzhiyun u64 qw2;
419*4882a593Smuzhiyun u64 qw3;
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun struct q_inval {
423*4882a593Smuzhiyun raw_spinlock_t q_lock;
424*4882a593Smuzhiyun void *desc; /* invalidation queue */
425*4882a593Smuzhiyun int *desc_status; /* desc status */
426*4882a593Smuzhiyun int free_head; /* first free entry */
427*4882a593Smuzhiyun int free_tail; /* last free entry */
428*4882a593Smuzhiyun int free_cnt;
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun struct dmar_pci_notify_info;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
434*4882a593Smuzhiyun /* 1MB - maximum possible interrupt remapping table size */
435*4882a593Smuzhiyun #define INTR_REMAP_PAGE_ORDER 8
436*4882a593Smuzhiyun #define INTR_REMAP_TABLE_REG_SIZE 0xf
437*4882a593Smuzhiyun #define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #define INTR_REMAP_TABLE_ENTRIES 65536
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun struct irq_domain;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun struct ir_table {
444*4882a593Smuzhiyun struct irte *base;
445*4882a593Smuzhiyun unsigned long *bitmap;
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun void intel_irq_remap_add_device(struct dmar_pci_notify_info *info);
449*4882a593Smuzhiyun #else
450*4882a593Smuzhiyun static inline void
intel_irq_remap_add_device(struct dmar_pci_notify_info * info)451*4882a593Smuzhiyun intel_irq_remap_add_device(struct dmar_pci_notify_info *info) { }
452*4882a593Smuzhiyun #endif
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun struct iommu_flush {
455*4882a593Smuzhiyun void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
456*4882a593Smuzhiyun u8 fm, u64 type);
457*4882a593Smuzhiyun void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
458*4882a593Smuzhiyun unsigned int size_order, u64 type);
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun enum {
462*4882a593Smuzhiyun SR_DMAR_FECTL_REG,
463*4882a593Smuzhiyun SR_DMAR_FEDATA_REG,
464*4882a593Smuzhiyun SR_DMAR_FEADDR_REG,
465*4882a593Smuzhiyun SR_DMAR_FEUADDR_REG,
466*4882a593Smuzhiyun MAX_SR_DMAR_REGS
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun #define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
470*4882a593Smuzhiyun #define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
471*4882a593Smuzhiyun #define VTD_FLAG_SVM_CAPABLE (1 << 2)
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun extern int intel_iommu_sm;
474*4882a593Smuzhiyun extern spinlock_t device_domain_lock;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
477*4882a593Smuzhiyun #define pasid_supported(iommu) (sm_supported(iommu) && \
478*4882a593Smuzhiyun ecap_pasid((iommu)->ecap))
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun struct pasid_entry;
481*4882a593Smuzhiyun struct pasid_state_entry;
482*4882a593Smuzhiyun struct page_req_dsc;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * 0: Present
486*4882a593Smuzhiyun * 1-11: Reserved
487*4882a593Smuzhiyun * 12-63: Context Ptr (12 - (haw-1))
488*4882a593Smuzhiyun * 64-127: Reserved
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun struct root_entry {
491*4882a593Smuzhiyun u64 lo;
492*4882a593Smuzhiyun u64 hi;
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * low 64 bits:
497*4882a593Smuzhiyun * 0: present
498*4882a593Smuzhiyun * 1: fault processing disable
499*4882a593Smuzhiyun * 2-3: translation type
500*4882a593Smuzhiyun * 12-63: address space root
501*4882a593Smuzhiyun * high 64 bits:
502*4882a593Smuzhiyun * 0-2: address width
503*4882a593Smuzhiyun * 3-6: aval
504*4882a593Smuzhiyun * 8-23: domain id
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun struct context_entry {
507*4882a593Smuzhiyun u64 lo;
508*4882a593Smuzhiyun u64 hi;
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* si_domain contains mulitple devices */
512*4882a593Smuzhiyun #define DOMAIN_FLAG_STATIC_IDENTITY BIT(0)
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun * When VT-d works in the scalable mode, it allows DMA translation to
516*4882a593Smuzhiyun * happen through either first level or second level page table. This
517*4882a593Smuzhiyun * bit marks that the DMA translation for the domain goes through the
518*4882a593Smuzhiyun * first level page table, otherwise, it goes through the second level.
519*4882a593Smuzhiyun */
520*4882a593Smuzhiyun #define DOMAIN_FLAG_USE_FIRST_LEVEL BIT(1)
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * Domain represents a virtual machine which demands iommu nested
524*4882a593Smuzhiyun * translation mode support.
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun #define DOMAIN_FLAG_NESTING_MODE BIT(2)
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun struct dmar_domain {
529*4882a593Smuzhiyun int nid; /* node id */
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
532*4882a593Smuzhiyun /* Refcount of devices per iommu */
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun u16 iommu_did[DMAR_UNITS_SUPPORTED];
536*4882a593Smuzhiyun /* Domain ids per IOMMU. Use u16 since
537*4882a593Smuzhiyun * domain ids are 16 bit wide according
538*4882a593Smuzhiyun * to VT-d spec, section 9.3 */
539*4882a593Smuzhiyun unsigned int auxd_refcnt; /* Refcount of auxiliary attaching */
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun bool has_iotlb_device;
542*4882a593Smuzhiyun struct list_head devices; /* all devices' list */
543*4882a593Smuzhiyun struct list_head auxd; /* link to device's auxiliary list */
544*4882a593Smuzhiyun struct iova_domain iovad; /* iova's that belong to this domain */
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun struct dma_pte *pgd; /* virtual address */
547*4882a593Smuzhiyun int gaw; /* max guest address width */
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* adjusted guest address width, 0 is level 2 30-bit */
550*4882a593Smuzhiyun int agaw;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun int flags; /* flags to find out type of domain */
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun int iommu_coherency;/* indicate coherency of iommu access */
555*4882a593Smuzhiyun int iommu_snooping; /* indicate snooping control feature*/
556*4882a593Smuzhiyun int iommu_count; /* reference count of iommu */
557*4882a593Smuzhiyun int iommu_superpage;/* Level of superpages supported:
558*4882a593Smuzhiyun 0 == 4KiB (no superpages), 1 == 2MiB,
559*4882a593Smuzhiyun 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
560*4882a593Smuzhiyun u64 max_addr; /* maximum mapped address */
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun u32 default_pasid; /*
563*4882a593Smuzhiyun * The default pasid used for non-SVM
564*4882a593Smuzhiyun * traffic on mediated devices.
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun struct iommu_domain domain; /* generic domain data structure for
568*4882a593Smuzhiyun iommu core */
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun struct intel_iommu {
572*4882a593Smuzhiyun void __iomem *reg; /* Pointer to hardware regs, virtual addr */
573*4882a593Smuzhiyun u64 reg_phys; /* physical address of hw register set */
574*4882a593Smuzhiyun u64 reg_size; /* size of hw register set */
575*4882a593Smuzhiyun u64 cap;
576*4882a593Smuzhiyun u64 ecap;
577*4882a593Smuzhiyun u64 vccap;
578*4882a593Smuzhiyun u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
579*4882a593Smuzhiyun raw_spinlock_t register_lock; /* protect register handling */
580*4882a593Smuzhiyun int seq_id; /* sequence id of the iommu */
581*4882a593Smuzhiyun int agaw; /* agaw of this iommu */
582*4882a593Smuzhiyun int msagaw; /* max sagaw of this iommu */
583*4882a593Smuzhiyun unsigned int irq, pr_irq;
584*4882a593Smuzhiyun u16 segment; /* PCI segment# */
585*4882a593Smuzhiyun unsigned char name[13]; /* Device Name */
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU
588*4882a593Smuzhiyun unsigned long *domain_ids; /* bitmap of domains */
589*4882a593Smuzhiyun struct dmar_domain ***domains; /* ptr to domains */
590*4882a593Smuzhiyun spinlock_t lock; /* protect context, domain ids */
591*4882a593Smuzhiyun struct root_entry *root_entry; /* virtual address */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun struct iommu_flush flush;
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU_SVM
596*4882a593Smuzhiyun struct page_req_dsc *prq;
597*4882a593Smuzhiyun unsigned char prq_name[16]; /* Name for PRQ interrupt */
598*4882a593Smuzhiyun struct completion prq_complete;
599*4882a593Smuzhiyun struct ioasid_allocator_ops pasid_allocator; /* Custom allocator for PASIDs */
600*4882a593Smuzhiyun #endif
601*4882a593Smuzhiyun struct q_inval *qi; /* Queued invalidation info */
602*4882a593Smuzhiyun u32 *iommu_state; /* Store iommu states between suspend and resume.*/
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
605*4882a593Smuzhiyun struct ir_table *ir_table; /* Interrupt remapping info */
606*4882a593Smuzhiyun struct irq_domain *ir_domain;
607*4882a593Smuzhiyun struct irq_domain *ir_msi_domain;
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun struct iommu_device iommu; /* IOMMU core code handle */
610*4882a593Smuzhiyun int node;
611*4882a593Smuzhiyun u32 flags; /* Software defined flags */
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* PCI domain-device relationship */
617*4882a593Smuzhiyun struct device_domain_info {
618*4882a593Smuzhiyun struct list_head link; /* link to domain siblings */
619*4882a593Smuzhiyun struct list_head global; /* link to global list */
620*4882a593Smuzhiyun struct list_head table; /* link to pasid table */
621*4882a593Smuzhiyun struct list_head auxiliary_domains; /* auxiliary domains
622*4882a593Smuzhiyun * attached to this device
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun u32 segment; /* PCI segment number */
625*4882a593Smuzhiyun u8 bus; /* PCI bus number */
626*4882a593Smuzhiyun u8 devfn; /* PCI devfn number */
627*4882a593Smuzhiyun u16 pfsid; /* SRIOV physical function source ID */
628*4882a593Smuzhiyun u8 pasid_supported:3;
629*4882a593Smuzhiyun u8 pasid_enabled:1;
630*4882a593Smuzhiyun u8 pri_supported:1;
631*4882a593Smuzhiyun u8 pri_enabled:1;
632*4882a593Smuzhiyun u8 ats_supported:1;
633*4882a593Smuzhiyun u8 ats_enabled:1;
634*4882a593Smuzhiyun u8 auxd_enabled:1; /* Multiple domains per device */
635*4882a593Smuzhiyun u8 ats_qdep;
636*4882a593Smuzhiyun struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
637*4882a593Smuzhiyun struct intel_iommu *iommu; /* IOMMU used by this device */
638*4882a593Smuzhiyun struct dmar_domain *domain; /* pointer to domain */
639*4882a593Smuzhiyun struct pasid_table *pasid_table; /* pasid table */
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
__iommu_flush_cache(struct intel_iommu * iommu,void * addr,int size)642*4882a593Smuzhiyun static inline void __iommu_flush_cache(
643*4882a593Smuzhiyun struct intel_iommu *iommu, void *addr, int size)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun if (!ecap_coherent(iommu->ecap))
646*4882a593Smuzhiyun clflush_cache_range(addr, size);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Convert generic struct iommu_domain to private struct dmar_domain */
to_dmar_domain(struct iommu_domain * dom)650*4882a593Smuzhiyun static inline struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun return container_of(dom, struct dmar_domain, domain);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun * 0: readable
657*4882a593Smuzhiyun * 1: writable
658*4882a593Smuzhiyun * 2-6: reserved
659*4882a593Smuzhiyun * 7: super page
660*4882a593Smuzhiyun * 8-10: available
661*4882a593Smuzhiyun * 11: snoop behavior
662*4882a593Smuzhiyun * 12-63: Host physcial address
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun struct dma_pte {
665*4882a593Smuzhiyun u64 val;
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
dma_clear_pte(struct dma_pte * pte)668*4882a593Smuzhiyun static inline void dma_clear_pte(struct dma_pte *pte)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun pte->val = 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
dma_pte_addr(struct dma_pte * pte)673*4882a593Smuzhiyun static inline u64 dma_pte_addr(struct dma_pte *pte)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun #ifdef CONFIG_64BIT
676*4882a593Smuzhiyun return pte->val & VTD_PAGE_MASK & (~DMA_FL_PTE_XD);
677*4882a593Smuzhiyun #else
678*4882a593Smuzhiyun /* Must have a full atomic 64-bit read */
679*4882a593Smuzhiyun return __cmpxchg64(&pte->val, 0ULL, 0ULL) &
680*4882a593Smuzhiyun VTD_PAGE_MASK & (~DMA_FL_PTE_XD);
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
dma_pte_present(struct dma_pte * pte)684*4882a593Smuzhiyun static inline bool dma_pte_present(struct dma_pte *pte)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun return (pte->val & 3) != 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
dma_pte_superpage(struct dma_pte * pte)689*4882a593Smuzhiyun static inline bool dma_pte_superpage(struct dma_pte *pte)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun return (pte->val & DMA_PTE_LARGE_PAGE);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
first_pte_in_page(struct dma_pte * pte)694*4882a593Smuzhiyun static inline int first_pte_in_page(struct dma_pte *pte)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun return !((unsigned long)pte & ~VTD_PAGE_MASK);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
700*4882a593Smuzhiyun extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun extern int dmar_enable_qi(struct intel_iommu *iommu);
703*4882a593Smuzhiyun extern void dmar_disable_qi(struct intel_iommu *iommu);
704*4882a593Smuzhiyun extern int dmar_reenable_qi(struct intel_iommu *iommu);
705*4882a593Smuzhiyun extern void qi_global_iec(struct intel_iommu *iommu);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
708*4882a593Smuzhiyun u8 fm, u64 type);
709*4882a593Smuzhiyun extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
710*4882a593Smuzhiyun unsigned int size_order, u64 type);
711*4882a593Smuzhiyun extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid,
712*4882a593Smuzhiyun u16 qdep, u64 addr, unsigned mask);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun void qi_flush_piotlb(struct intel_iommu *iommu, u16 did, u32 pasid, u64 addr,
715*4882a593Smuzhiyun unsigned long npages, bool ih);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, u16 pfsid,
718*4882a593Smuzhiyun u32 pasid, u16 qdep, u64 addr,
719*4882a593Smuzhiyun unsigned int size_order);
720*4882a593Smuzhiyun void qi_flush_pasid_cache(struct intel_iommu *iommu, u16 did, u64 granu,
721*4882a593Smuzhiyun u32 pasid);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun int qi_submit_sync(struct intel_iommu *iommu, struct qi_desc *desc,
724*4882a593Smuzhiyun unsigned int count, unsigned long options);
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * Options used in qi_submit_sync:
727*4882a593Smuzhiyun * QI_OPT_WAIT_DRAIN - Wait for PRQ drain completion, spec 6.5.2.8.
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun #define QI_OPT_WAIT_DRAIN BIT(0)
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun extern int dmar_ir_support(void);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun void *alloc_pgtable_page(int node);
734*4882a593Smuzhiyun void free_pgtable_page(void *vaddr);
735*4882a593Smuzhiyun struct intel_iommu *domain_get_iommu(struct dmar_domain *domain);
736*4882a593Smuzhiyun int for_each_device_domain(int (*fn)(struct device_domain_info *info,
737*4882a593Smuzhiyun void *data), void *data);
738*4882a593Smuzhiyun void iommu_flush_write_buffer(struct intel_iommu *iommu);
739*4882a593Smuzhiyun int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev);
740*4882a593Smuzhiyun struct dmar_domain *find_domain(struct device *dev);
741*4882a593Smuzhiyun struct device_domain_info *get_domain_info(struct device *dev);
742*4882a593Smuzhiyun struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU_SVM
745*4882a593Smuzhiyun extern void intel_svm_check(struct intel_iommu *iommu);
746*4882a593Smuzhiyun extern int intel_svm_enable_prq(struct intel_iommu *iommu);
747*4882a593Smuzhiyun extern int intel_svm_finish_prq(struct intel_iommu *iommu);
748*4882a593Smuzhiyun int intel_svm_bind_gpasid(struct iommu_domain *domain, struct device *dev,
749*4882a593Smuzhiyun struct iommu_gpasid_bind_data *data);
750*4882a593Smuzhiyun int intel_svm_unbind_gpasid(struct device *dev, u32 pasid);
751*4882a593Smuzhiyun struct iommu_sva *intel_svm_bind(struct device *dev, struct mm_struct *mm,
752*4882a593Smuzhiyun void *drvdata);
753*4882a593Smuzhiyun void intel_svm_unbind(struct iommu_sva *handle);
754*4882a593Smuzhiyun u32 intel_svm_get_pasid(struct iommu_sva *handle);
755*4882a593Smuzhiyun int intel_svm_page_response(struct device *dev, struct iommu_fault_event *evt,
756*4882a593Smuzhiyun struct iommu_page_response *msg);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun struct svm_dev_ops;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun struct intel_svm_dev {
761*4882a593Smuzhiyun struct list_head list;
762*4882a593Smuzhiyun struct rcu_head rcu;
763*4882a593Smuzhiyun struct device *dev;
764*4882a593Smuzhiyun struct intel_iommu *iommu;
765*4882a593Smuzhiyun struct svm_dev_ops *ops;
766*4882a593Smuzhiyun struct iommu_sva sva;
767*4882a593Smuzhiyun u32 pasid;
768*4882a593Smuzhiyun int users;
769*4882a593Smuzhiyun u16 did;
770*4882a593Smuzhiyun u16 dev_iotlb:1;
771*4882a593Smuzhiyun u16 sid, qdep;
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun struct intel_svm {
775*4882a593Smuzhiyun struct mmu_notifier notifier;
776*4882a593Smuzhiyun struct mm_struct *mm;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun unsigned int flags;
779*4882a593Smuzhiyun u32 pasid;
780*4882a593Smuzhiyun int gpasid; /* In case that guest PASID is different from host PASID */
781*4882a593Smuzhiyun struct list_head devs;
782*4882a593Smuzhiyun struct list_head list;
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun #else
intel_svm_check(struct intel_iommu * iommu)785*4882a593Smuzhiyun static inline void intel_svm_check(struct intel_iommu *iommu) {}
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU_DEBUGFS
789*4882a593Smuzhiyun void intel_iommu_debugfs_init(void);
790*4882a593Smuzhiyun #else
intel_iommu_debugfs_init(void)791*4882a593Smuzhiyun static inline void intel_iommu_debugfs_init(void) {}
792*4882a593Smuzhiyun #endif /* CONFIG_INTEL_IOMMU_DEBUGFS */
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun extern const struct attribute_group *intel_iommu_groups[];
795*4882a593Smuzhiyun bool context_present(struct context_entry *context);
796*4882a593Smuzhiyun struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
797*4882a593Smuzhiyun u8 devfn, int alloc);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU
800*4882a593Smuzhiyun extern int iommu_calculate_agaw(struct intel_iommu *iommu);
801*4882a593Smuzhiyun extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu);
802*4882a593Smuzhiyun extern int dmar_disabled;
803*4882a593Smuzhiyun extern int intel_iommu_enabled;
804*4882a593Smuzhiyun extern int intel_iommu_gfx_mapped;
805*4882a593Smuzhiyun #else
iommu_calculate_agaw(struct intel_iommu * iommu)806*4882a593Smuzhiyun static inline int iommu_calculate_agaw(struct intel_iommu *iommu)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun }
iommu_calculate_max_sagaw(struct intel_iommu * iommu)810*4882a593Smuzhiyun static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun #define dmar_disabled (1)
815*4882a593Smuzhiyun #define intel_iommu_enabled (0)
816*4882a593Smuzhiyun #endif
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #endif
819