xref: /OK3568_Linux_fs/kernel/include/linux/ide.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _IDE_H
3*4882a593Smuzhiyun #define _IDE_H
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  *  linux/include/linux/ide.h
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (C) 1994-2002  Linus Torvalds & authors
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/ata.h>
13*4882a593Smuzhiyun #include <linux/blk-mq.h>
14*4882a593Smuzhiyun #include <linux/proc_fs.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/bio.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/completion.h>
20*4882a593Smuzhiyun #include <linux/pm.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun /* for request_sense */
23*4882a593Smuzhiyun #include <linux/cdrom.h>
24*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
25*4882a593Smuzhiyun #include <asm/byteorder.h>
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Probably not wise to fiddle with these
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define SUPPORT_VLB_SYNC 1
32*4882a593Smuzhiyun #define IDE_DEFAULT_MAX_FAILURES	1
33*4882a593Smuzhiyun #define ERROR_MAX	8	/* Max read/write errors per sector */
34*4882a593Smuzhiyun #define ERROR_RESET	3	/* Reset controller every 4th retry */
35*4882a593Smuzhiyun #define ERROR_RECAL	1	/* Recalibrate every 2nd retry */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct device;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* values for ide_request.type */
40*4882a593Smuzhiyun enum ata_priv_type {
41*4882a593Smuzhiyun 	ATA_PRIV_MISC,
42*4882a593Smuzhiyun 	ATA_PRIV_TASKFILE,
43*4882a593Smuzhiyun 	ATA_PRIV_PC,
44*4882a593Smuzhiyun 	ATA_PRIV_SENSE,		/* sense request */
45*4882a593Smuzhiyun 	ATA_PRIV_PM_SUSPEND,	/* suspend request */
46*4882a593Smuzhiyun 	ATA_PRIV_PM_RESUME,	/* resume request */
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct ide_request {
50*4882a593Smuzhiyun 	struct scsi_request sreq;
51*4882a593Smuzhiyun 	u8 sense[SCSI_SENSE_BUFFERSIZE];
52*4882a593Smuzhiyun 	u8 type;
53*4882a593Smuzhiyun 	void *special;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
ide_req(struct request * rq)56*4882a593Smuzhiyun static inline struct ide_request *ide_req(struct request *rq)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return blk_mq_rq_to_pdu(rq);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
ata_misc_request(struct request * rq)61*4882a593Smuzhiyun static inline bool ata_misc_request(struct request *rq)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	return blk_rq_is_private(rq) && ide_req(rq)->type == ATA_PRIV_MISC;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
ata_taskfile_request(struct request * rq)66*4882a593Smuzhiyun static inline bool ata_taskfile_request(struct request *rq)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	return blk_rq_is_private(rq) && ide_req(rq)->type == ATA_PRIV_TASKFILE;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
ata_pc_request(struct request * rq)71*4882a593Smuzhiyun static inline bool ata_pc_request(struct request *rq)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	return blk_rq_is_private(rq) && ide_req(rq)->type == ATA_PRIV_PC;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
ata_sense_request(struct request * rq)76*4882a593Smuzhiyun static inline bool ata_sense_request(struct request *rq)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	return blk_rq_is_private(rq) && ide_req(rq)->type == ATA_PRIV_SENSE;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
ata_pm_request(struct request * rq)81*4882a593Smuzhiyun static inline bool ata_pm_request(struct request *rq)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return blk_rq_is_private(rq) &&
84*4882a593Smuzhiyun 		(ide_req(rq)->type == ATA_PRIV_PM_SUSPEND ||
85*4882a593Smuzhiyun 		 ide_req(rq)->type == ATA_PRIV_PM_RESUME);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Error codes returned in result to the higher part of the driver. */
89*4882a593Smuzhiyun enum {
90*4882a593Smuzhiyun 	IDE_DRV_ERROR_GENERAL	= 101,
91*4882a593Smuzhiyun 	IDE_DRV_ERROR_FILEMARK	= 102,
92*4882a593Smuzhiyun 	IDE_DRV_ERROR_EOD	= 103,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * Definitions for accessing IDE controller registers
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun #define IDE_NR_PORTS		(10)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct ide_io_ports {
101*4882a593Smuzhiyun 	unsigned long	data_addr;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	union {
104*4882a593Smuzhiyun 		unsigned long error_addr;	/*   read:  error */
105*4882a593Smuzhiyun 		unsigned long feature_addr;	/*  write: feature */
106*4882a593Smuzhiyun 	};
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	unsigned long	nsect_addr;
109*4882a593Smuzhiyun 	unsigned long	lbal_addr;
110*4882a593Smuzhiyun 	unsigned long	lbam_addr;
111*4882a593Smuzhiyun 	unsigned long	lbah_addr;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	unsigned long	device_addr;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	union {
116*4882a593Smuzhiyun 		unsigned long status_addr;	/*  read: status  */
117*4882a593Smuzhiyun 		unsigned long command_addr;	/* write: command */
118*4882a593Smuzhiyun 	};
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	unsigned long	ctl_addr;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	unsigned long	irq_addr;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define OK_STAT(stat,good,bad)	(((stat)&((good)|(bad)))==(good))
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define BAD_R_STAT	(ATA_BUSY | ATA_ERR)
128*4882a593Smuzhiyun #define BAD_W_STAT	(BAD_R_STAT | ATA_DF)
129*4882a593Smuzhiyun #define BAD_STAT	(BAD_R_STAT | ATA_DRQ)
130*4882a593Smuzhiyun #define DRIVE_READY	(ATA_DRDY | ATA_DSC)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define BAD_CRC		(ATA_ABORTED | ATA_ICRC)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SATA_NR_PORTS		(3)	/* 16 possible ?? */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define SATA_STATUS_OFFSET	(0)
137*4882a593Smuzhiyun #define SATA_ERROR_OFFSET	(1)
138*4882a593Smuzhiyun #define SATA_CONTROL_OFFSET	(2)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Our Physical Region Descriptor (PRD) table should be large enough
142*4882a593Smuzhiyun  * to handle the biggest I/O request we are likely to see.  Since requests
143*4882a593Smuzhiyun  * can have no more than 256 sectors, and since the typical blocksize is
144*4882a593Smuzhiyun  * two or more sectors, we could get by with a limit of 128 entries here for
145*4882a593Smuzhiyun  * the usual worst case.  Most requests seem to include some contiguous blocks,
146*4882a593Smuzhiyun  * further reducing the number of table entries required.
147*4882a593Smuzhiyun  *
148*4882a593Smuzhiyun  * The driver reverts to PIO mode for individual requests that exceed
149*4882a593Smuzhiyun  * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
150*4882a593Smuzhiyun  * 100% of all crazy scenarios here is not necessary.
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * As it turns out though, we must allocate a full 4KB page for this,
153*4882a593Smuzhiyun  * so the two PRD tables (ide0 & ide1) will each get half of that,
154*4882a593Smuzhiyun  * allowing each to have about 256 entries (8 bytes each) from this.
155*4882a593Smuzhiyun  */
156*4882a593Smuzhiyun #define PRD_BYTES       8
157*4882a593Smuzhiyun #define PRD_ENTRIES	256
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * Some more useful definitions
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun #define PARTN_BITS	6	/* number of minor dev bits for partitions */
163*4882a593Smuzhiyun #define MAX_DRIVES	2	/* per interface; 2 assumed by lots of code */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * Timeouts for various operations:
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun enum {
169*4882a593Smuzhiyun 	/* spec allows up to 20ms, but CF cards and SSD drives need more */
170*4882a593Smuzhiyun 	WAIT_DRQ	= 1 * HZ,	/* 1s */
171*4882a593Smuzhiyun 	/* some laptops are very slow */
172*4882a593Smuzhiyun 	WAIT_READY	= 5 * HZ,	/* 5s */
173*4882a593Smuzhiyun 	/* should be less than 3ms (?), if all ATAPI CD is closed at boot */
174*4882a593Smuzhiyun 	WAIT_PIDENTIFY	= 10 * HZ,	/* 10s */
175*4882a593Smuzhiyun 	/* worst case when spinning up */
176*4882a593Smuzhiyun 	WAIT_WORSTCASE	= 30 * HZ,	/* 30s */
177*4882a593Smuzhiyun 	/* maximum wait for an IRQ to happen */
178*4882a593Smuzhiyun 	WAIT_CMD	= 10 * HZ,	/* 10s */
179*4882a593Smuzhiyun 	/* Some drives require a longer IRQ timeout. */
180*4882a593Smuzhiyun 	WAIT_FLOPPY_CMD	= 50 * HZ,	/* 50s */
181*4882a593Smuzhiyun 	/*
182*4882a593Smuzhiyun 	 * Some drives (for example, Seagate STT3401A Travan) require a very
183*4882a593Smuzhiyun 	 * long timeout, because they don't return an interrupt or clear their
184*4882a593Smuzhiyun 	 * BSY bit until after the command completes (even retension commands).
185*4882a593Smuzhiyun 	 */
186*4882a593Smuzhiyun 	WAIT_TAPE_CMD	= 900 * HZ,	/* 900s */
187*4882a593Smuzhiyun 	/* minimum sleep time */
188*4882a593Smuzhiyun 	WAIT_MIN_SLEEP	= HZ / 50,	/* 20ms */
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun  * Op codes for special requests to be handled by ide_special_rq().
193*4882a593Smuzhiyun  * Values should be in the range of 0x20 to 0x3f.
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define REQ_DRIVE_RESET		0x20
196*4882a593Smuzhiyun #define REQ_DEVSET_EXEC		0x21
197*4882a593Smuzhiyun #define REQ_PARK_HEADS		0x22
198*4882a593Smuzhiyun #define REQ_UNPARK_HEADS	0x23
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * hwif_chipset_t is used to keep track of the specific hardware
202*4882a593Smuzhiyun  * chipset used by each IDE interface, if known.
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun enum {		ide_unknown,	ide_generic,	ide_pci,
205*4882a593Smuzhiyun 		ide_cmd640,	ide_dtc2278,	ide_ali14xx,
206*4882a593Smuzhiyun 		ide_qd65xx,	ide_umc8672,	ide_ht6560b,
207*4882a593Smuzhiyun 		ide_4drives,	ide_pmac,	ide_acorn,
208*4882a593Smuzhiyun 		ide_au1xxx,	ide_palm3710
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun typedef u8 hwif_chipset_t;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * Structure to hold all information about the location of this port
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun struct ide_hw {
217*4882a593Smuzhiyun 	union {
218*4882a593Smuzhiyun 		struct ide_io_ports	io_ports;
219*4882a593Smuzhiyun 		unsigned long		io_ports_array[IDE_NR_PORTS];
220*4882a593Smuzhiyun 	};
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	int		irq;			/* our irq number */
223*4882a593Smuzhiyun 	struct device	*dev, *parent;
224*4882a593Smuzhiyun 	unsigned long	config;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
ide_std_init_ports(struct ide_hw * hw,unsigned long io_addr,unsigned long ctl_addr)227*4882a593Smuzhiyun static inline void ide_std_init_ports(struct ide_hw *hw,
228*4882a593Smuzhiyun 				      unsigned long io_addr,
229*4882a593Smuzhiyun 				      unsigned long ctl_addr)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	unsigned int i;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	for (i = 0; i <= 7; i++)
234*4882a593Smuzhiyun 		hw->io_ports_array[i] = io_addr++;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	hw->io_ports.ctl_addr = ctl_addr;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define MAX_HWIFS	10
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun  * Now for the data we need to maintain per-drive:  ide_drive_t
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define ide_scsi	0x21
246*4882a593Smuzhiyun #define ide_disk	0x20
247*4882a593Smuzhiyun #define ide_optical	0x7
248*4882a593Smuzhiyun #define ide_cdrom	0x5
249*4882a593Smuzhiyun #define ide_tape	0x1
250*4882a593Smuzhiyun #define ide_floppy	0x0
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun  * Special Driver Flags
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun enum {
256*4882a593Smuzhiyun 	IDE_SFLAG_SET_GEOMETRY		= BIT(0),
257*4882a593Smuzhiyun 	IDE_SFLAG_RECALIBRATE		= BIT(1),
258*4882a593Smuzhiyun 	IDE_SFLAG_SET_MULTMODE		= BIT(2),
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * Status returned from various ide_ functions
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun typedef enum {
265*4882a593Smuzhiyun 	ide_stopped,	/* no drive operation was started */
266*4882a593Smuzhiyun 	ide_started,	/* a drive operation was started, handler was set */
267*4882a593Smuzhiyun } ide_startstop_t;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun enum {
270*4882a593Smuzhiyun 	IDE_VALID_ERROR 		= BIT(1),
271*4882a593Smuzhiyun 	IDE_VALID_FEATURE		= IDE_VALID_ERROR,
272*4882a593Smuzhiyun 	IDE_VALID_NSECT 		= BIT(2),
273*4882a593Smuzhiyun 	IDE_VALID_LBAL			= BIT(3),
274*4882a593Smuzhiyun 	IDE_VALID_LBAM			= BIT(4),
275*4882a593Smuzhiyun 	IDE_VALID_LBAH			= BIT(5),
276*4882a593Smuzhiyun 	IDE_VALID_DEVICE		= BIT(6),
277*4882a593Smuzhiyun 	IDE_VALID_LBA			= IDE_VALID_LBAL |
278*4882a593Smuzhiyun 					  IDE_VALID_LBAM |
279*4882a593Smuzhiyun 					  IDE_VALID_LBAH,
280*4882a593Smuzhiyun 	IDE_VALID_OUT_TF		= IDE_VALID_FEATURE |
281*4882a593Smuzhiyun 					  IDE_VALID_NSECT |
282*4882a593Smuzhiyun 					  IDE_VALID_LBA,
283*4882a593Smuzhiyun 	IDE_VALID_IN_TF 		= IDE_VALID_NSECT |
284*4882a593Smuzhiyun 					  IDE_VALID_LBA,
285*4882a593Smuzhiyun 	IDE_VALID_OUT_HOB		= IDE_VALID_OUT_TF,
286*4882a593Smuzhiyun 	IDE_VALID_IN_HOB		= IDE_VALID_ERROR |
287*4882a593Smuzhiyun 					  IDE_VALID_NSECT |
288*4882a593Smuzhiyun 					  IDE_VALID_LBA,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun enum {
292*4882a593Smuzhiyun 	IDE_TFLAG_LBA48			= BIT(0),
293*4882a593Smuzhiyun 	IDE_TFLAG_WRITE			= BIT(1),
294*4882a593Smuzhiyun 	IDE_TFLAG_CUSTOM_HANDLER	= BIT(2),
295*4882a593Smuzhiyun 	IDE_TFLAG_DMA_PIO_FALLBACK	= BIT(3),
296*4882a593Smuzhiyun 	/* force 16-bit I/O operations */
297*4882a593Smuzhiyun 	IDE_TFLAG_IO_16BIT		= BIT(4),
298*4882a593Smuzhiyun 	/* struct ide_cmd was allocated using kmalloc() */
299*4882a593Smuzhiyun 	IDE_TFLAG_DYN			= BIT(5),
300*4882a593Smuzhiyun 	IDE_TFLAG_FS			= BIT(6),
301*4882a593Smuzhiyun 	IDE_TFLAG_MULTI_PIO		= BIT(7),
302*4882a593Smuzhiyun 	IDE_TFLAG_SET_XFER		= BIT(8),
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun enum {
306*4882a593Smuzhiyun 	IDE_FTFLAG_FLAGGED		= BIT(0),
307*4882a593Smuzhiyun 	IDE_FTFLAG_SET_IN_FLAGS		= BIT(1),
308*4882a593Smuzhiyun 	IDE_FTFLAG_OUT_DATA		= BIT(2),
309*4882a593Smuzhiyun 	IDE_FTFLAG_IN_DATA		= BIT(3),
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun struct ide_taskfile {
313*4882a593Smuzhiyun 	u8	data;		/* 0: data byte (for TASKFILE ioctl) */
314*4882a593Smuzhiyun 	union {			/* 1: */
315*4882a593Smuzhiyun 		u8 error;	/*  read: error */
316*4882a593Smuzhiyun 		u8 feature;	/* write: feature */
317*4882a593Smuzhiyun 	};
318*4882a593Smuzhiyun 	u8	nsect;		/* 2: number of sectors */
319*4882a593Smuzhiyun 	u8	lbal;		/* 3: LBA low */
320*4882a593Smuzhiyun 	u8	lbam;		/* 4: LBA mid */
321*4882a593Smuzhiyun 	u8	lbah;		/* 5: LBA high */
322*4882a593Smuzhiyun 	u8	device;		/* 6: device select */
323*4882a593Smuzhiyun 	union {			/* 7: */
324*4882a593Smuzhiyun 		u8 status;	/*  read: status */
325*4882a593Smuzhiyun 		u8 command;	/* write: command */
326*4882a593Smuzhiyun 	};
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun struct ide_cmd {
330*4882a593Smuzhiyun 	struct ide_taskfile	tf;
331*4882a593Smuzhiyun 	struct ide_taskfile	hob;
332*4882a593Smuzhiyun 	struct {
333*4882a593Smuzhiyun 		struct {
334*4882a593Smuzhiyun 			u8		tf;
335*4882a593Smuzhiyun 			u8		hob;
336*4882a593Smuzhiyun 		} out, in;
337*4882a593Smuzhiyun 	} valid;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	u16			tf_flags;
340*4882a593Smuzhiyun 	u8			ftf_flags;	/* for TASKFILE ioctl */
341*4882a593Smuzhiyun 	int			protocol;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	int			sg_nents;	  /* number of sg entries */
344*4882a593Smuzhiyun 	int			orig_sg_nents;
345*4882a593Smuzhiyun 	int			sg_dma_direction; /* DMA transfer direction */
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	unsigned int		nbytes;
348*4882a593Smuzhiyun 	unsigned int		nleft;
349*4882a593Smuzhiyun 	unsigned int		last_xfer_len;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	struct scatterlist	*cursg;
352*4882a593Smuzhiyun 	unsigned int		cursg_ofs;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	struct request		*rq;		/* copy of request */
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /* ATAPI packet command flags */
358*4882a593Smuzhiyun enum {
359*4882a593Smuzhiyun 	/* set when an error is considered normal - no retry (ide-tape) */
360*4882a593Smuzhiyun 	PC_FLAG_ABORT			= BIT(0),
361*4882a593Smuzhiyun 	PC_FLAG_SUPPRESS_ERROR		= BIT(1),
362*4882a593Smuzhiyun 	PC_FLAG_WAIT_FOR_DSC		= BIT(2),
363*4882a593Smuzhiyun 	PC_FLAG_DMA_OK			= BIT(3),
364*4882a593Smuzhiyun 	PC_FLAG_DMA_IN_PROGRESS		= BIT(4),
365*4882a593Smuzhiyun 	PC_FLAG_DMA_ERROR		= BIT(5),
366*4882a593Smuzhiyun 	PC_FLAG_WRITING			= BIT(6),
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #define ATAPI_WAIT_PC		(60 * HZ)
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun struct ide_atapi_pc {
372*4882a593Smuzhiyun 	/* actual packet bytes */
373*4882a593Smuzhiyun 	u8 c[12];
374*4882a593Smuzhiyun 	/* incremented on each retry */
375*4882a593Smuzhiyun 	int retries;
376*4882a593Smuzhiyun 	int error;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* bytes to transfer */
379*4882a593Smuzhiyun 	int req_xfer;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* the corresponding request */
382*4882a593Smuzhiyun 	struct request *rq;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	unsigned long flags;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/*
387*4882a593Smuzhiyun 	 * those are more or less driver-specific and some of them are subject
388*4882a593Smuzhiyun 	 * to change/removal later.
389*4882a593Smuzhiyun 	 */
390*4882a593Smuzhiyun 	unsigned long timeout;
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct ide_devset;
394*4882a593Smuzhiyun struct ide_driver;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEACPI
397*4882a593Smuzhiyun struct ide_acpi_drive_link;
398*4882a593Smuzhiyun struct ide_acpi_hwif_link;
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun struct ide_drive_s;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun struct ide_disk_ops {
404*4882a593Smuzhiyun 	int		(*check)(struct ide_drive_s *, const char *);
405*4882a593Smuzhiyun 	int		(*get_capacity)(struct ide_drive_s *);
406*4882a593Smuzhiyun 	void		(*unlock_native_capacity)(struct ide_drive_s *);
407*4882a593Smuzhiyun 	void		(*setup)(struct ide_drive_s *);
408*4882a593Smuzhiyun 	void		(*flush)(struct ide_drive_s *);
409*4882a593Smuzhiyun 	int		(*init_media)(struct ide_drive_s *, struct gendisk *);
410*4882a593Smuzhiyun 	int		(*set_doorlock)(struct ide_drive_s *, struct gendisk *,
411*4882a593Smuzhiyun 					int);
412*4882a593Smuzhiyun 	ide_startstop_t	(*do_request)(struct ide_drive_s *, struct request *,
413*4882a593Smuzhiyun 				      sector_t);
414*4882a593Smuzhiyun 	int		(*ioctl)(struct ide_drive_s *, struct block_device *,
415*4882a593Smuzhiyun 				 fmode_t, unsigned int, unsigned long);
416*4882a593Smuzhiyun 	int		(*compat_ioctl)(struct ide_drive_s *, struct block_device *,
417*4882a593Smuzhiyun 					fmode_t, unsigned int, unsigned long);
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /* ATAPI device flags */
421*4882a593Smuzhiyun enum {
422*4882a593Smuzhiyun 	IDE_AFLAG_DRQ_INTERRUPT		= BIT(0),
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* ide-cd */
425*4882a593Smuzhiyun 	/* Drive cannot eject the disc. */
426*4882a593Smuzhiyun 	IDE_AFLAG_NO_EJECT		= BIT(1),
427*4882a593Smuzhiyun 	/* Drive is a pre ATAPI 1.2 drive. */
428*4882a593Smuzhiyun 	IDE_AFLAG_PRE_ATAPI12		= BIT(2),
429*4882a593Smuzhiyun 	/* TOC addresses are in BCD. */
430*4882a593Smuzhiyun 	IDE_AFLAG_TOCADDR_AS_BCD	= BIT(3),
431*4882a593Smuzhiyun 	/* TOC track numbers are in BCD. */
432*4882a593Smuzhiyun 	IDE_AFLAG_TOCTRACKS_AS_BCD	= BIT(4),
433*4882a593Smuzhiyun 	/* Saved TOC information is current. */
434*4882a593Smuzhiyun 	IDE_AFLAG_TOC_VALID		= BIT(6),
435*4882a593Smuzhiyun 	/* We think that the drive door is locked. */
436*4882a593Smuzhiyun 	IDE_AFLAG_DOOR_LOCKED		= BIT(7),
437*4882a593Smuzhiyun 	/* SET_CD_SPEED command is unsupported. */
438*4882a593Smuzhiyun 	IDE_AFLAG_NO_SPEED_SELECT	= BIT(8),
439*4882a593Smuzhiyun 	IDE_AFLAG_VERTOS_300_SSD	= BIT(9),
440*4882a593Smuzhiyun 	IDE_AFLAG_VERTOS_600_ESD	= BIT(10),
441*4882a593Smuzhiyun 	IDE_AFLAG_SANYO_3CD		= BIT(11),
442*4882a593Smuzhiyun 	IDE_AFLAG_FULL_CAPS_PAGE	= BIT(12),
443*4882a593Smuzhiyun 	IDE_AFLAG_PLAY_AUDIO_OK		= BIT(13),
444*4882a593Smuzhiyun 	IDE_AFLAG_LE_SPEED_FIELDS	= BIT(14),
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* ide-floppy */
447*4882a593Smuzhiyun 	/* Avoid commands not supported in Clik drive */
448*4882a593Smuzhiyun 	IDE_AFLAG_CLIK_DRIVE		= BIT(15),
449*4882a593Smuzhiyun 	/* Requires BH algorithm for packets */
450*4882a593Smuzhiyun 	IDE_AFLAG_ZIP_DRIVE		= BIT(16),
451*4882a593Smuzhiyun 	/* Supports format progress report */
452*4882a593Smuzhiyun 	IDE_AFLAG_SRFP			= BIT(17),
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* ide-tape */
455*4882a593Smuzhiyun 	IDE_AFLAG_IGNORE_DSC		= BIT(18),
456*4882a593Smuzhiyun 	/* 0 When the tape position is unknown */
457*4882a593Smuzhiyun 	IDE_AFLAG_ADDRESS_VALID		= BIT(19),
458*4882a593Smuzhiyun 	/* Device already opened */
459*4882a593Smuzhiyun 	IDE_AFLAG_BUSY			= BIT(20),
460*4882a593Smuzhiyun 	/* Attempt to auto-detect the current user block size */
461*4882a593Smuzhiyun 	IDE_AFLAG_DETECT_BS		= BIT(21),
462*4882a593Smuzhiyun 	/* Currently on a filemark */
463*4882a593Smuzhiyun 	IDE_AFLAG_FILEMARK		= BIT(22),
464*4882a593Smuzhiyun 	/* 0 = no tape is loaded, so we don't rewind after ejecting */
465*4882a593Smuzhiyun 	IDE_AFLAG_MEDIUM_PRESENT	= BIT(23),
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	IDE_AFLAG_NO_AUTOCLOSE		= BIT(24),
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* device flags */
471*4882a593Smuzhiyun enum {
472*4882a593Smuzhiyun 	/* restore settings after device reset */
473*4882a593Smuzhiyun 	IDE_DFLAG_KEEP_SETTINGS		= BIT(0),
474*4882a593Smuzhiyun 	/* device is using DMA for read/write */
475*4882a593Smuzhiyun 	IDE_DFLAG_USING_DMA		= BIT(1),
476*4882a593Smuzhiyun 	/* okay to unmask other IRQs */
477*4882a593Smuzhiyun 	IDE_DFLAG_UNMASK		= BIT(2),
478*4882a593Smuzhiyun 	/* don't attempt flushes */
479*4882a593Smuzhiyun 	IDE_DFLAG_NOFLUSH		= BIT(3),
480*4882a593Smuzhiyun 	/* DSC overlap */
481*4882a593Smuzhiyun 	IDE_DFLAG_DSC_OVERLAP		= BIT(4),
482*4882a593Smuzhiyun 	/* give potential excess bandwidth */
483*4882a593Smuzhiyun 	IDE_DFLAG_NICE1			= BIT(5),
484*4882a593Smuzhiyun 	/* device is physically present */
485*4882a593Smuzhiyun 	IDE_DFLAG_PRESENT		= BIT(6),
486*4882a593Smuzhiyun 	/* disable Host Protected Area */
487*4882a593Smuzhiyun 	IDE_DFLAG_NOHPA			= BIT(7),
488*4882a593Smuzhiyun 	/* id read from device (synthetic if not set) */
489*4882a593Smuzhiyun 	IDE_DFLAG_ID_READ		= BIT(8),
490*4882a593Smuzhiyun 	IDE_DFLAG_NOPROBE		= BIT(9),
491*4882a593Smuzhiyun 	/* need to do check_media_change() */
492*4882a593Smuzhiyun 	IDE_DFLAG_REMOVABLE		= BIT(10),
493*4882a593Smuzhiyun 	IDE_DFLAG_FORCED_GEOM		= BIT(12),
494*4882a593Smuzhiyun 	/* disallow setting unmask bit */
495*4882a593Smuzhiyun 	IDE_DFLAG_NO_UNMASK		= BIT(13),
496*4882a593Smuzhiyun 	/* disallow enabling 32-bit I/O */
497*4882a593Smuzhiyun 	IDE_DFLAG_NO_IO_32BIT		= BIT(14),
498*4882a593Smuzhiyun 	/* for removable only: door lock/unlock works */
499*4882a593Smuzhiyun 	IDE_DFLAG_DOORLOCKING		= BIT(15),
500*4882a593Smuzhiyun 	/* disallow DMA */
501*4882a593Smuzhiyun 	IDE_DFLAG_NODMA			= BIT(16),
502*4882a593Smuzhiyun 	/* powermanagement told us not to do anything, so sleep nicely */
503*4882a593Smuzhiyun 	IDE_DFLAG_BLOCKED		= BIT(17),
504*4882a593Smuzhiyun 	/* sleeping & sleep field valid */
505*4882a593Smuzhiyun 	IDE_DFLAG_SLEEPING		= BIT(18),
506*4882a593Smuzhiyun 	IDE_DFLAG_POST_RESET		= BIT(19),
507*4882a593Smuzhiyun 	IDE_DFLAG_UDMA33_WARNED		= BIT(20),
508*4882a593Smuzhiyun 	IDE_DFLAG_LBA48			= BIT(21),
509*4882a593Smuzhiyun 	/* status of write cache */
510*4882a593Smuzhiyun 	IDE_DFLAG_WCACHE		= BIT(22),
511*4882a593Smuzhiyun 	/* used for ignoring ATA_DF */
512*4882a593Smuzhiyun 	IDE_DFLAG_NOWERR		= BIT(23),
513*4882a593Smuzhiyun 	/* retrying in PIO */
514*4882a593Smuzhiyun 	IDE_DFLAG_DMA_PIO_RETRY		= BIT(24),
515*4882a593Smuzhiyun 	IDE_DFLAG_LBA			= BIT(25),
516*4882a593Smuzhiyun 	/* don't unload heads */
517*4882a593Smuzhiyun 	IDE_DFLAG_NO_UNLOAD		= BIT(26),
518*4882a593Smuzhiyun 	/* heads unloaded, please don't reset port */
519*4882a593Smuzhiyun 	IDE_DFLAG_PARKED		= BIT(27),
520*4882a593Smuzhiyun 	IDE_DFLAG_MEDIA_CHANGED		= BIT(28),
521*4882a593Smuzhiyun 	/* write protect */
522*4882a593Smuzhiyun 	IDE_DFLAG_WP			= BIT(29),
523*4882a593Smuzhiyun 	IDE_DFLAG_FORMAT_IN_PROGRESS	= BIT(30),
524*4882a593Smuzhiyun 	IDE_DFLAG_NIEN_QUIRK		= BIT(31),
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun struct ide_drive_s {
528*4882a593Smuzhiyun 	char		name[4];	/* drive name, such as "hda" */
529*4882a593Smuzhiyun         char            driver_req[10];	/* requests specific driver */
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	struct request_queue	*queue;	/* request queue */
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	bool (*prep_rq)(struct ide_drive_s *, struct request *);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	struct blk_mq_tag_set	tag_set;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	struct request		*rq;	/* current request */
538*4882a593Smuzhiyun 	void		*driver_data;	/* extra driver data */
539*4882a593Smuzhiyun 	u16			*id;	/* identification info */
540*4882a593Smuzhiyun #ifdef CONFIG_IDE_PROC_FS
541*4882a593Smuzhiyun 	struct proc_dir_entry *proc;	/* /proc/ide/ directory entry */
542*4882a593Smuzhiyun 	const struct ide_proc_devset *settings; /* /proc/ide/ drive settings */
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun 	struct hwif_s		*hwif;	/* actually (ide_hwif_t *) */
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	const struct ide_disk_ops *disk_ops;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	unsigned long dev_flags;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	unsigned long sleep;		/* sleep until this time */
551*4882a593Smuzhiyun 	unsigned long timeout;		/* max time to wait for irq */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	u8	special_flags;		/* special action flags */
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	u8	select;			/* basic drive/head select reg value */
556*4882a593Smuzhiyun 	u8	retry_pio;		/* retrying dma capable host in pio */
557*4882a593Smuzhiyun 	u8	waiting_for_dma;	/* dma currently in progress */
558*4882a593Smuzhiyun 	u8	dma;			/* atapi dma flag */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun         u8	init_speed;	/* transfer rate set at boot */
561*4882a593Smuzhiyun         u8	current_speed;	/* current transfer rate set */
562*4882a593Smuzhiyun 	u8	desired_speed;	/* desired transfer rate set */
563*4882a593Smuzhiyun 	u8	pio_mode;	/* for ->set_pio_mode _only_ */
564*4882a593Smuzhiyun 	u8	dma_mode;	/* for ->set_dma_mode _only_ */
565*4882a593Smuzhiyun 	u8	dn;		/* now wide spread use */
566*4882a593Smuzhiyun 	u8	acoustic;	/* acoustic management */
567*4882a593Smuzhiyun 	u8	media;		/* disk, cdrom, tape, floppy, ... */
568*4882a593Smuzhiyun 	u8	ready_stat;	/* min status value for drive ready */
569*4882a593Smuzhiyun 	u8	mult_count;	/* current multiple sector setting */
570*4882a593Smuzhiyun 	u8	mult_req;	/* requested multiple sector setting */
571*4882a593Smuzhiyun 	u8	io_32bit;	/* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
572*4882a593Smuzhiyun 	u8	bad_wstat;	/* used for ignoring ATA_DF */
573*4882a593Smuzhiyun 	u8	head;		/* "real" number of heads */
574*4882a593Smuzhiyun 	u8	sect;		/* "real" sectors per track */
575*4882a593Smuzhiyun 	u8	bios_head;	/* BIOS/fdisk/LILO number of heads */
576*4882a593Smuzhiyun 	u8	bios_sect;	/* BIOS/fdisk/LILO sectors per track */
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	/* delay this long before sending packet command */
579*4882a593Smuzhiyun 	u8 pc_delay;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	unsigned int	bios_cyl;	/* BIOS/fdisk/LILO number of cyls */
582*4882a593Smuzhiyun 	unsigned int	cyl;		/* "real" number of cyls */
583*4882a593Smuzhiyun 	void		*drive_data;	/* used by set_pio_mode/dev_select() */
584*4882a593Smuzhiyun 	unsigned int	failures;	/* current failure count */
585*4882a593Smuzhiyun 	unsigned int	max_failures;	/* maximum allowed failure count */
586*4882a593Smuzhiyun 	u64		probed_capacity;/* initial/native media capacity */
587*4882a593Smuzhiyun 	u64		capacity64;	/* total number of sectors */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	int		lun;		/* logical unit */
590*4882a593Smuzhiyun 	int		crc_count;	/* crc counter to reduce drive speed */
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	unsigned long	debug_mask;	/* debugging levels switch */
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEACPI
595*4882a593Smuzhiyun 	struct ide_acpi_drive_link *acpidata;
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun 	struct list_head list;
598*4882a593Smuzhiyun 	struct device	gendev;
599*4882a593Smuzhiyun 	struct completion gendev_rel_comp;	/* to deal with device release() */
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* current packet command */
602*4882a593Smuzhiyun 	struct ide_atapi_pc *pc;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* last failed packet command */
605*4882a593Smuzhiyun 	struct ide_atapi_pc *failed_pc;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* callback for packet commands */
608*4882a593Smuzhiyun 	int  (*pc_callback)(struct ide_drive_s *, int);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	ide_startstop_t (*irq_handler)(struct ide_drive_s *);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	unsigned long atapi_flags;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	struct ide_atapi_pc request_sense_pc;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* current sense rq and buffer */
617*4882a593Smuzhiyun 	bool sense_rq_armed;
618*4882a593Smuzhiyun 	bool sense_rq_active;
619*4882a593Smuzhiyun 	struct request *sense_rq;
620*4882a593Smuzhiyun 	struct request_sense sense_data;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* async sense insertion */
623*4882a593Smuzhiyun 	struct work_struct rq_work;
624*4882a593Smuzhiyun 	struct list_head rq_list;
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun typedef struct ide_drive_s ide_drive_t;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #define to_ide_device(dev)		container_of(dev, ide_drive_t, gendev)
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define to_ide_drv(obj, cont_type)	\
632*4882a593Smuzhiyun 	container_of(obj, struct cont_type, dev)
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #define ide_drv_g(disk, cont_type)	\
635*4882a593Smuzhiyun 	container_of((disk)->private_data, struct cont_type, driver)
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun struct ide_port_info;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun struct ide_tp_ops {
640*4882a593Smuzhiyun 	void	(*exec_command)(struct hwif_s *, u8);
641*4882a593Smuzhiyun 	u8	(*read_status)(struct hwif_s *);
642*4882a593Smuzhiyun 	u8	(*read_altstatus)(struct hwif_s *);
643*4882a593Smuzhiyun 	void	(*write_devctl)(struct hwif_s *, u8);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	void	(*dev_select)(ide_drive_t *);
646*4882a593Smuzhiyun 	void	(*tf_load)(ide_drive_t *, struct ide_taskfile *, u8);
647*4882a593Smuzhiyun 	void	(*tf_read)(ide_drive_t *, struct ide_taskfile *, u8);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	void	(*input_data)(ide_drive_t *, struct ide_cmd *,
650*4882a593Smuzhiyun 			      void *, unsigned int);
651*4882a593Smuzhiyun 	void	(*output_data)(ide_drive_t *, struct ide_cmd *,
652*4882a593Smuzhiyun 			       void *, unsigned int);
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun extern const struct ide_tp_ops default_tp_ops;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /**
658*4882a593Smuzhiyun  * struct ide_port_ops - IDE port operations
659*4882a593Smuzhiyun  *
660*4882a593Smuzhiyun  * @init_dev:		host specific initialization of a device
661*4882a593Smuzhiyun  * @set_pio_mode:	routine to program host for PIO mode
662*4882a593Smuzhiyun  * @set_dma_mode:	routine to program host for DMA mode
663*4882a593Smuzhiyun  * @reset_poll:		chipset polling based on hba specifics
664*4882a593Smuzhiyun  * @pre_reset:		chipset specific changes to default for device-hba resets
665*4882a593Smuzhiyun  * @resetproc:		routine to reset controller after a disk reset
666*4882a593Smuzhiyun  * @maskproc:		special host masking for drive selection
667*4882a593Smuzhiyun  * @quirkproc:		check host's drive quirk list
668*4882a593Smuzhiyun  * @clear_irq:		clear IRQ
669*4882a593Smuzhiyun  *
670*4882a593Smuzhiyun  * @mdma_filter:	filter MDMA modes
671*4882a593Smuzhiyun  * @udma_filter:	filter UDMA modes
672*4882a593Smuzhiyun  *
673*4882a593Smuzhiyun  * @cable_detect:	detect cable type
674*4882a593Smuzhiyun  */
675*4882a593Smuzhiyun struct ide_port_ops {
676*4882a593Smuzhiyun 	void	(*init_dev)(ide_drive_t *);
677*4882a593Smuzhiyun 	void	(*set_pio_mode)(struct hwif_s *, ide_drive_t *);
678*4882a593Smuzhiyun 	void	(*set_dma_mode)(struct hwif_s *, ide_drive_t *);
679*4882a593Smuzhiyun 	blk_status_t (*reset_poll)(ide_drive_t *);
680*4882a593Smuzhiyun 	void	(*pre_reset)(ide_drive_t *);
681*4882a593Smuzhiyun 	void	(*resetproc)(ide_drive_t *);
682*4882a593Smuzhiyun 	void	(*maskproc)(ide_drive_t *, int);
683*4882a593Smuzhiyun 	void	(*quirkproc)(ide_drive_t *);
684*4882a593Smuzhiyun 	void	(*clear_irq)(ide_drive_t *);
685*4882a593Smuzhiyun 	int	(*test_irq)(struct hwif_s *);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	u8	(*mdma_filter)(ide_drive_t *);
688*4882a593Smuzhiyun 	u8	(*udma_filter)(ide_drive_t *);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	u8	(*cable_detect)(struct hwif_s *);
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun struct ide_dma_ops {
694*4882a593Smuzhiyun 	void	(*dma_host_set)(struct ide_drive_s *, int);
695*4882a593Smuzhiyun 	int	(*dma_setup)(struct ide_drive_s *, struct ide_cmd *);
696*4882a593Smuzhiyun 	void	(*dma_start)(struct ide_drive_s *);
697*4882a593Smuzhiyun 	int	(*dma_end)(struct ide_drive_s *);
698*4882a593Smuzhiyun 	int	(*dma_test_irq)(struct ide_drive_s *);
699*4882a593Smuzhiyun 	void	(*dma_lost_irq)(struct ide_drive_s *);
700*4882a593Smuzhiyun 	/* below ones are optional */
701*4882a593Smuzhiyun 	int	(*dma_check)(struct ide_drive_s *, struct ide_cmd *);
702*4882a593Smuzhiyun 	int	(*dma_timer_expiry)(struct ide_drive_s *);
703*4882a593Smuzhiyun 	void	(*dma_clear)(struct ide_drive_s *);
704*4882a593Smuzhiyun 	/*
705*4882a593Smuzhiyun 	 * The following method is optional and only required to be
706*4882a593Smuzhiyun 	 * implemented for the SFF-8038i compatible controllers.
707*4882a593Smuzhiyun 	 */
708*4882a593Smuzhiyun 	u8	(*dma_sff_read_status)(struct hwif_s *);
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun enum {
712*4882a593Smuzhiyun 	IDE_PFLAG_PROBING		= BIT(0),
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun struct ide_host;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun typedef struct hwif_s {
718*4882a593Smuzhiyun 	struct hwif_s *mate;		/* other hwif from same PCI chip */
719*4882a593Smuzhiyun 	struct proc_dir_entry *proc;	/* /proc/ide/ directory entry */
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	struct ide_host *host;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	char name[6];			/* name of interface, eg. "ide0" */
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	struct ide_io_ports	io_ports;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	unsigned long	sata_scr[SATA_NR_PORTS];
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	ide_drive_t	*devices[MAX_DRIVES + 1];
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	unsigned long	port_flags;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	u8 major;	/* our major number */
734*4882a593Smuzhiyun 	u8 index;	/* 0 for ide0; 1 for ide1; ... */
735*4882a593Smuzhiyun 	u8 channel;	/* for dual-port chips: 0=primary, 1=secondary */
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	u32 host_flags;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	u8 pio_mask;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	u8 ultra_mask;
742*4882a593Smuzhiyun 	u8 mwdma_mask;
743*4882a593Smuzhiyun 	u8 swdma_mask;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	u8 cbl;		/* cable type */
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	hwif_chipset_t chipset;	/* sub-module for tuning.. */
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	struct device *dev;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	void (*rw_disk)(ide_drive_t *, struct request *);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	const struct ide_tp_ops		*tp_ops;
754*4882a593Smuzhiyun 	const struct ide_port_ops	*port_ops;
755*4882a593Smuzhiyun 	const struct ide_dma_ops	*dma_ops;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* dma physical region descriptor table (cpu view) */
758*4882a593Smuzhiyun 	unsigned int	*dmatable_cpu;
759*4882a593Smuzhiyun 	/* dma physical region descriptor table (dma view) */
760*4882a593Smuzhiyun 	dma_addr_t	dmatable_dma;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* maximum number of PRD table entries */
763*4882a593Smuzhiyun 	int prd_max_nents;
764*4882a593Smuzhiyun 	/* PRD entry size in bytes */
765*4882a593Smuzhiyun 	int prd_ent_size;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* Scatter-gather list used to build the above */
768*4882a593Smuzhiyun 	struct scatterlist *sg_table;
769*4882a593Smuzhiyun 	int sg_max_nents;		/* Maximum number of entries in it */
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	struct ide_cmd cmd;		/* current command */
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	int		rqsize;		/* max sectors per request */
774*4882a593Smuzhiyun 	int		irq;		/* our irq number */
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	unsigned long	dma_base;	/* base addr for dma ports */
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	unsigned long	config_data;	/* for use by chipset-specific code */
779*4882a593Smuzhiyun 	unsigned long	select_data;	/* for use by chipset-specific code */
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	unsigned long	extra_base;	/* extra addr for dma ports */
782*4882a593Smuzhiyun 	unsigned	extra_ports;	/* number of extra dma ports */
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	unsigned	present    : 1;	/* this interface exists */
785*4882a593Smuzhiyun 	unsigned	busy	   : 1; /* serializes devices on a port */
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	struct device		gendev;
788*4882a593Smuzhiyun 	struct device		*portdev;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	struct completion gendev_rel_comp; /* To deal with device release() */
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	void		*hwif_data;	/* extra hwif data */
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEACPI
795*4882a593Smuzhiyun 	struct ide_acpi_hwif_link *acpidata;
796*4882a593Smuzhiyun #endif
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* IRQ handler, if active */
799*4882a593Smuzhiyun 	ide_startstop_t	(*handler)(ide_drive_t *);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* BOOL: polling active & poll_timeout field valid */
802*4882a593Smuzhiyun 	unsigned int polling : 1;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* current drive */
805*4882a593Smuzhiyun 	ide_drive_t *cur_dev;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* current request */
808*4882a593Smuzhiyun 	struct request *rq;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* failsafe timer */
811*4882a593Smuzhiyun 	struct timer_list timer;
812*4882a593Smuzhiyun 	/* timeout value during long polls */
813*4882a593Smuzhiyun 	unsigned long poll_timeout;
814*4882a593Smuzhiyun 	/* queried upon timeouts */
815*4882a593Smuzhiyun 	int (*expiry)(ide_drive_t *);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	int req_gen;
818*4882a593Smuzhiyun 	int req_gen_timer;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	spinlock_t lock;
821*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp ide_hwif_t;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define MAX_HOST_PORTS 4
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun struct ide_host {
826*4882a593Smuzhiyun 	ide_hwif_t	*ports[MAX_HOST_PORTS + 1];
827*4882a593Smuzhiyun 	unsigned int	n_ports;
828*4882a593Smuzhiyun 	struct device	*dev[2];
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	int		(*init_chipset)(struct pci_dev *);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	void		(*get_lock)(irq_handler_t, void *);
833*4882a593Smuzhiyun 	void		(*release_lock)(void);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	irq_handler_t	irq_handler;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	unsigned long	host_flags;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	int		irq_flags;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	void		*host_priv;
842*4882a593Smuzhiyun 	ide_hwif_t	*cur_port;	/* for hosts requiring serialization */
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* used for hosts requiring serialization */
845*4882a593Smuzhiyun 	volatile unsigned long	host_busy;
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun #define IDE_HOST_BUSY 0
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /*
851*4882a593Smuzhiyun  *  internal ide interrupt handler type
852*4882a593Smuzhiyun  */
853*4882a593Smuzhiyun typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
854*4882a593Smuzhiyun typedef int (ide_expiry_t)(ide_drive_t *);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun /* used by ide-cd, ide-floppy, etc. */
857*4882a593Smuzhiyun typedef void (xfer_func_t)(ide_drive_t *, struct ide_cmd *, void *, unsigned);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun extern struct mutex ide_setting_mtx;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun  * configurable drive settings
863*4882a593Smuzhiyun  */
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #define DS_SYNC	BIT(0)
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun struct ide_devset {
868*4882a593Smuzhiyun 	int		(*get)(ide_drive_t *);
869*4882a593Smuzhiyun 	int		(*set)(ide_drive_t *, int);
870*4882a593Smuzhiyun 	unsigned int	flags;
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun #define __DEVSET(_flags, _get, _set) { \
874*4882a593Smuzhiyun 	.flags	= _flags, \
875*4882a593Smuzhiyun 	.get	= _get,	\
876*4882a593Smuzhiyun 	.set	= _set,	\
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define ide_devset_get(name, field) \
880*4882a593Smuzhiyun static int get_##name(ide_drive_t *drive) \
881*4882a593Smuzhiyun { \
882*4882a593Smuzhiyun 	return drive->field; \
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun #define ide_devset_set(name, field) \
886*4882a593Smuzhiyun static int set_##name(ide_drive_t *drive, int arg) \
887*4882a593Smuzhiyun { \
888*4882a593Smuzhiyun 	drive->field = arg; \
889*4882a593Smuzhiyun 	return 0; \
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun #define ide_devset_get_flag(name, flag) \
893*4882a593Smuzhiyun static int get_##name(ide_drive_t *drive) \
894*4882a593Smuzhiyun { \
895*4882a593Smuzhiyun 	return !!(drive->dev_flags & flag); \
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun #define ide_devset_set_flag(name, flag) \
899*4882a593Smuzhiyun static int set_##name(ide_drive_t *drive, int arg) \
900*4882a593Smuzhiyun { \
901*4882a593Smuzhiyun 	if (arg) \
902*4882a593Smuzhiyun 		drive->dev_flags |= flag; \
903*4882a593Smuzhiyun 	else \
904*4882a593Smuzhiyun 		drive->dev_flags &= ~flag; \
905*4882a593Smuzhiyun 	return 0; \
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun #define __IDE_DEVSET(_name, _flags, _get, _set) \
909*4882a593Smuzhiyun const struct ide_devset ide_devset_##_name = \
910*4882a593Smuzhiyun 	__DEVSET(_flags, _get, _set)
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun #define IDE_DEVSET(_name, _flags, _get, _set) \
913*4882a593Smuzhiyun static __IDE_DEVSET(_name, _flags, _get, _set)
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun #define ide_devset_rw(_name, _func) \
916*4882a593Smuzhiyun IDE_DEVSET(_name, 0, get_##_func, set_##_func)
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun #define ide_devset_w(_name, _func) \
919*4882a593Smuzhiyun IDE_DEVSET(_name, 0, NULL, set_##_func)
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun #define ide_ext_devset_rw(_name, _func) \
922*4882a593Smuzhiyun __IDE_DEVSET(_name, 0, get_##_func, set_##_func)
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun #define ide_ext_devset_rw_sync(_name, _func) \
925*4882a593Smuzhiyun __IDE_DEVSET(_name, DS_SYNC, get_##_func, set_##_func)
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun #define ide_decl_devset(_name) \
928*4882a593Smuzhiyun extern const struct ide_devset ide_devset_##_name
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun ide_decl_devset(io_32bit);
931*4882a593Smuzhiyun ide_decl_devset(keepsettings);
932*4882a593Smuzhiyun ide_decl_devset(pio_mode);
933*4882a593Smuzhiyun ide_decl_devset(unmaskirq);
934*4882a593Smuzhiyun ide_decl_devset(using_dma);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun #ifdef CONFIG_IDE_PROC_FS
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun  * /proc/ide interface
939*4882a593Smuzhiyun  */
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun #define ide_devset_rw_field(_name, _field) \
942*4882a593Smuzhiyun ide_devset_get(_name, _field); \
943*4882a593Smuzhiyun ide_devset_set(_name, _field); \
944*4882a593Smuzhiyun IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name)
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun #define ide_devset_ro_field(_name, _field) \
947*4882a593Smuzhiyun ide_devset_get(_name, _field); \
948*4882a593Smuzhiyun IDE_DEVSET(_name, 0, get_##_name, NULL)
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun #define ide_devset_rw_flag(_name, _field) \
951*4882a593Smuzhiyun ide_devset_get_flag(_name, _field); \
952*4882a593Smuzhiyun ide_devset_set_flag(_name, _field); \
953*4882a593Smuzhiyun IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name)
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun struct ide_proc_devset {
956*4882a593Smuzhiyun 	const char		*name;
957*4882a593Smuzhiyun 	const struct ide_devset	*setting;
958*4882a593Smuzhiyun 	int			min, max;
959*4882a593Smuzhiyun 	int			(*mulf)(ide_drive_t *);
960*4882a593Smuzhiyun 	int			(*divf)(ide_drive_t *);
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun #define __IDE_PROC_DEVSET(_name, _min, _max, _mulf, _divf) { \
964*4882a593Smuzhiyun 	.name = __stringify(_name), \
965*4882a593Smuzhiyun 	.setting = &ide_devset_##_name, \
966*4882a593Smuzhiyun 	.min = _min, \
967*4882a593Smuzhiyun 	.max = _max, \
968*4882a593Smuzhiyun 	.mulf = _mulf, \
969*4882a593Smuzhiyun 	.divf = _divf, \
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun #define IDE_PROC_DEVSET(_name, _min, _max) \
973*4882a593Smuzhiyun __IDE_PROC_DEVSET(_name, _min, _max, NULL, NULL)
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun typedef struct {
976*4882a593Smuzhiyun 	const char	*name;
977*4882a593Smuzhiyun 	umode_t		mode;
978*4882a593Smuzhiyun 	int (*show)(struct seq_file *, void *);
979*4882a593Smuzhiyun } ide_proc_entry_t;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun void proc_ide_create(void);
982*4882a593Smuzhiyun void proc_ide_destroy(void);
983*4882a593Smuzhiyun void ide_proc_register_port(ide_hwif_t *);
984*4882a593Smuzhiyun void ide_proc_port_register_devices(ide_hwif_t *);
985*4882a593Smuzhiyun void ide_proc_unregister_device(ide_drive_t *);
986*4882a593Smuzhiyun void ide_proc_unregister_port(ide_hwif_t *);
987*4882a593Smuzhiyun void ide_proc_register_driver(ide_drive_t *, struct ide_driver *);
988*4882a593Smuzhiyun void ide_proc_unregister_driver(ide_drive_t *, struct ide_driver *);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun int ide_capacity_proc_show(struct seq_file *m, void *v);
991*4882a593Smuzhiyun int ide_geometry_proc_show(struct seq_file *m, void *v);
992*4882a593Smuzhiyun #else
proc_ide_create(void)993*4882a593Smuzhiyun static inline void proc_ide_create(void) { ; }
proc_ide_destroy(void)994*4882a593Smuzhiyun static inline void proc_ide_destroy(void) { ; }
ide_proc_register_port(ide_hwif_t * hwif)995*4882a593Smuzhiyun static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
ide_proc_port_register_devices(ide_hwif_t * hwif)996*4882a593Smuzhiyun static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
ide_proc_unregister_device(ide_drive_t * drive)997*4882a593Smuzhiyun static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
ide_proc_unregister_port(ide_hwif_t * hwif)998*4882a593Smuzhiyun static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
ide_proc_register_driver(ide_drive_t * drive,struct ide_driver * driver)999*4882a593Smuzhiyun static inline void ide_proc_register_driver(ide_drive_t *drive,
1000*4882a593Smuzhiyun 					    struct ide_driver *driver) { ; }
ide_proc_unregister_driver(ide_drive_t * drive,struct ide_driver * driver)1001*4882a593Smuzhiyun static inline void ide_proc_unregister_driver(ide_drive_t *drive,
1002*4882a593Smuzhiyun 					      struct ide_driver *driver) { ; }
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun enum {
1006*4882a593Smuzhiyun 	/* enter/exit functions */
1007*4882a593Smuzhiyun 	IDE_DBG_FUNC =			BIT(0),
1008*4882a593Smuzhiyun 	/* sense key/asc handling */
1009*4882a593Smuzhiyun 	IDE_DBG_SENSE =			BIT(1),
1010*4882a593Smuzhiyun 	/* packet commands handling */
1011*4882a593Smuzhiyun 	IDE_DBG_PC =			BIT(2),
1012*4882a593Smuzhiyun 	/* request handling */
1013*4882a593Smuzhiyun 	IDE_DBG_RQ =			BIT(3),
1014*4882a593Smuzhiyun 	/* driver probing/setup */
1015*4882a593Smuzhiyun 	IDE_DBG_PROBE =			BIT(4),
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /* DRV_NAME has to be defined in the driver before using the macro below */
1019*4882a593Smuzhiyun #define __ide_debug_log(lvl, fmt, args...)				\
1020*4882a593Smuzhiyun {									\
1021*4882a593Smuzhiyun 	if (unlikely(drive->debug_mask & lvl))				\
1022*4882a593Smuzhiyun 		printk(KERN_INFO DRV_NAME ": %s: " fmt "\n",		\
1023*4882a593Smuzhiyun 					  __func__, ## args);		\
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun  * Power Management state machine (rq->pm->pm_step).
1028*4882a593Smuzhiyun  *
1029*4882a593Smuzhiyun  * For each step, the core calls ide_start_power_step() first.
1030*4882a593Smuzhiyun  * This can return:
1031*4882a593Smuzhiyun  *	- ide_stopped :	In this case, the core calls us back again unless
1032*4882a593Smuzhiyun  *			step have been set to ide_power_state_completed.
1033*4882a593Smuzhiyun  *	- ide_started :	In this case, the channel is left busy until an
1034*4882a593Smuzhiyun  *			async event (interrupt) occurs.
1035*4882a593Smuzhiyun  * Typically, ide_start_power_step() will issue a taskfile request with
1036*4882a593Smuzhiyun  * do_rw_taskfile().
1037*4882a593Smuzhiyun  *
1038*4882a593Smuzhiyun  * Upon reception of the interrupt, the core will call ide_complete_power_step()
1039*4882a593Smuzhiyun  * with the error code if any. This routine should update the step value
1040*4882a593Smuzhiyun  * and return. It should not start a new request. The core will call
1041*4882a593Smuzhiyun  * ide_start_power_step() for the new step value, unless step have been
1042*4882a593Smuzhiyun  * set to IDE_PM_COMPLETED.
1043*4882a593Smuzhiyun  */
1044*4882a593Smuzhiyun enum {
1045*4882a593Smuzhiyun 	IDE_PM_START_SUSPEND,
1046*4882a593Smuzhiyun 	IDE_PM_FLUSH_CACHE	= IDE_PM_START_SUSPEND,
1047*4882a593Smuzhiyun 	IDE_PM_STANDBY,
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	IDE_PM_START_RESUME,
1050*4882a593Smuzhiyun 	IDE_PM_RESTORE_PIO	= IDE_PM_START_RESUME,
1051*4882a593Smuzhiyun 	IDE_PM_IDLE,
1052*4882a593Smuzhiyun 	IDE_PM_RESTORE_DMA,
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	IDE_PM_COMPLETED,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun int generic_ide_suspend(struct device *, pm_message_t);
1058*4882a593Smuzhiyun int generic_ide_resume(struct device *);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun void ide_complete_power_step(ide_drive_t *, struct request *);
1061*4882a593Smuzhiyun ide_startstop_t ide_start_power_step(ide_drive_t *, struct request *);
1062*4882a593Smuzhiyun void ide_complete_pm_rq(ide_drive_t *, struct request *);
1063*4882a593Smuzhiyun void ide_check_pm_state(ide_drive_t *, struct request *);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun  * Subdrivers support.
1067*4882a593Smuzhiyun  *
1068*4882a593Smuzhiyun  * The gendriver.owner field should be set to the module owner of this driver.
1069*4882a593Smuzhiyun  * The gendriver.name field should be set to the name of this driver
1070*4882a593Smuzhiyun  */
1071*4882a593Smuzhiyun struct ide_driver {
1072*4882a593Smuzhiyun 	const char			*version;
1073*4882a593Smuzhiyun 	ide_startstop_t	(*do_request)(ide_drive_t *, struct request *, sector_t);
1074*4882a593Smuzhiyun 	struct device_driver	gen_driver;
1075*4882a593Smuzhiyun 	int		(*probe)(ide_drive_t *);
1076*4882a593Smuzhiyun 	void		(*remove)(ide_drive_t *);
1077*4882a593Smuzhiyun 	void		(*resume)(ide_drive_t *);
1078*4882a593Smuzhiyun 	void		(*shutdown)(ide_drive_t *);
1079*4882a593Smuzhiyun #ifdef CONFIG_IDE_PROC_FS
1080*4882a593Smuzhiyun 	ide_proc_entry_t *		(*proc_entries)(ide_drive_t *);
1081*4882a593Smuzhiyun 	const struct ide_proc_devset *	(*proc_devsets)(ide_drive_t *);
1082*4882a593Smuzhiyun #endif
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun #define to_ide_driver(drv) container_of(drv, struct ide_driver, gen_driver)
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun int ide_device_get(ide_drive_t *);
1088*4882a593Smuzhiyun void ide_device_put(ide_drive_t *);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun struct ide_ioctl_devset {
1091*4882a593Smuzhiyun 	unsigned int	get_ioctl;
1092*4882a593Smuzhiyun 	unsigned int	set_ioctl;
1093*4882a593Smuzhiyun 	const struct ide_devset *setting;
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun int ide_setting_ioctl(ide_drive_t *, struct block_device *, unsigned int,
1097*4882a593Smuzhiyun 		      unsigned long, const struct ide_ioctl_devset *);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun int generic_ide_ioctl(ide_drive_t *, struct block_device *, unsigned, unsigned long);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun extern int ide_vlb_clk;
1102*4882a593Smuzhiyun extern int ide_pci_clk;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun int ide_end_rq(ide_drive_t *, struct request *, blk_status_t, unsigned int);
1105*4882a593Smuzhiyun void ide_kill_rq(ide_drive_t *, struct request *);
1106*4882a593Smuzhiyun void ide_insert_request_head(ide_drive_t *, struct request *);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun void __ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int);
1109*4882a593Smuzhiyun void ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun void ide_execute_command(ide_drive_t *, struct ide_cmd *, ide_handler_t *,
1112*4882a593Smuzhiyun 			 unsigned int);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun void ide_pad_transfer(ide_drive_t *, int, int);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun ide_startstop_t ide_error(ide_drive_t *, const char *, u8);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun void ide_fix_driveid(u16 *);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun extern void ide_fixstring(u8 *, const int, const int);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun int ide_busy_sleep(ide_drive_t *, unsigned long, int);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun int __ide_wait_stat(ide_drive_t *, u8, u8, unsigned long, u8 *);
1125*4882a593Smuzhiyun int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun ide_startstop_t ide_do_park_unpark(ide_drive_t *, struct request *);
1128*4882a593Smuzhiyun ide_startstop_t ide_do_devset(ide_drive_t *, struct request *);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun extern ide_startstop_t ide_do_reset (ide_drive_t *);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun extern int ide_devset_execute(ide_drive_t *drive,
1133*4882a593Smuzhiyun 			      const struct ide_devset *setting, int arg);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun void ide_complete_cmd(ide_drive_t *, struct ide_cmd *, u8, u8);
1136*4882a593Smuzhiyun int ide_complete_rq(ide_drive_t *, blk_status_t, unsigned int);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun void ide_tf_readback(ide_drive_t *drive, struct ide_cmd *cmd);
1139*4882a593Smuzhiyun void ide_tf_dump(const char *, struct ide_cmd *);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun void ide_exec_command(ide_hwif_t *, u8);
1142*4882a593Smuzhiyun u8 ide_read_status(ide_hwif_t *);
1143*4882a593Smuzhiyun u8 ide_read_altstatus(ide_hwif_t *);
1144*4882a593Smuzhiyun void ide_write_devctl(ide_hwif_t *, u8);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun void ide_dev_select(ide_drive_t *);
1147*4882a593Smuzhiyun void ide_tf_load(ide_drive_t *, struct ide_taskfile *, u8);
1148*4882a593Smuzhiyun void ide_tf_read(ide_drive_t *, struct ide_taskfile *, u8);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun void ide_input_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int);
1151*4882a593Smuzhiyun void ide_output_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun void SELECT_MASK(ide_drive_t *, int);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun u8 ide_read_error(ide_drive_t *);
1156*4882a593Smuzhiyun void ide_read_bcount_and_ireason(ide_drive_t *, u16 *, u8 *);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun int ide_check_ireason(ide_drive_t *, struct request *, int, int, int);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun int ide_check_atapi_device(ide_drive_t *, const char *);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun void ide_init_pc(struct ide_atapi_pc *);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun /* Disk head parking */
1165*4882a593Smuzhiyun extern wait_queue_head_t ide_park_wq;
1166*4882a593Smuzhiyun ssize_t ide_park_show(struct device *dev, struct device_attribute *attr,
1167*4882a593Smuzhiyun 		      char *buf);
1168*4882a593Smuzhiyun ssize_t ide_park_store(struct device *dev, struct device_attribute *attr,
1169*4882a593Smuzhiyun 		       const char *buf, size_t len);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun /*
1172*4882a593Smuzhiyun  * Special requests for ide-tape block device strategy routine.
1173*4882a593Smuzhiyun  *
1174*4882a593Smuzhiyun  * In order to service a character device command, we add special requests to
1175*4882a593Smuzhiyun  * the tail of our block device request queue and wait for their completion.
1176*4882a593Smuzhiyun  */
1177*4882a593Smuzhiyun enum {
1178*4882a593Smuzhiyun 	REQ_IDETAPE_PC1		= BIT(0), /* packet command (first stage) */
1179*4882a593Smuzhiyun 	REQ_IDETAPE_PC2		= BIT(1), /* packet command (second stage) */
1180*4882a593Smuzhiyun 	REQ_IDETAPE_READ	= BIT(2),
1181*4882a593Smuzhiyun 	REQ_IDETAPE_WRITE	= BIT(3),
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun int ide_queue_pc_tail(ide_drive_t *, struct gendisk *, struct ide_atapi_pc *,
1185*4882a593Smuzhiyun 		      void *, unsigned int);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun int ide_do_test_unit_ready(ide_drive_t *, struct gendisk *);
1188*4882a593Smuzhiyun int ide_do_start_stop(ide_drive_t *, struct gendisk *, int);
1189*4882a593Smuzhiyun int ide_set_media_lock(ide_drive_t *, struct gendisk *, int);
1190*4882a593Smuzhiyun void ide_create_request_sense_cmd(ide_drive_t *, struct ide_atapi_pc *);
1191*4882a593Smuzhiyun void ide_retry_pc(ide_drive_t *drive);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun void ide_prep_sense(ide_drive_t *drive, struct request *rq);
1194*4882a593Smuzhiyun int ide_queue_sense_rq(ide_drive_t *drive, void *special);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun int ide_cd_expiry(ide_drive_t *);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun int ide_cd_get_xferlen(struct request *);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_cmd *);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun ide_startstop_t do_rw_taskfile(ide_drive_t *, struct ide_cmd *);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun void ide_pio_bytes(ide_drive_t *, struct ide_cmd *, unsigned int, unsigned int);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun void ide_finish_cmd(ide_drive_t *, struct ide_cmd *, u8);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun int ide_raw_taskfile(ide_drive_t *, struct ide_cmd *, u8 *, u16);
1209*4882a593Smuzhiyun int ide_no_data_taskfile(ide_drive_t *, struct ide_cmd *);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun int ide_taskfile_ioctl(ide_drive_t *, unsigned long);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun int ide_dev_read_id(ide_drive_t *, u8, u16 *, int);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun extern int ide_driveid_update(ide_drive_t *);
1216*4882a593Smuzhiyun extern int ide_config_drive_speed(ide_drive_t *, u8);
1217*4882a593Smuzhiyun extern u8 eighty_ninty_three (ide_drive_t *);
1218*4882a593Smuzhiyun extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun extern void ide_timer_expiry(struct timer_list *t);
1225*4882a593Smuzhiyun extern irqreturn_t ide_intr(int irq, void *dev_id);
1226*4882a593Smuzhiyun extern blk_status_t ide_queue_rq(struct blk_mq_hw_ctx *, const struct blk_mq_queue_data *);
1227*4882a593Smuzhiyun extern blk_status_t ide_issue_rq(ide_drive_t *, struct request *, bool);
1228*4882a593Smuzhiyun extern void ide_requeue_and_plug(ide_drive_t *drive, struct request *rq);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun void ide_init_disk(struct gendisk *, ide_drive_t *);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
1233*4882a593Smuzhiyun extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1234*4882a593Smuzhiyun #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
1235*4882a593Smuzhiyun #else
1236*4882a593Smuzhiyun #define ide_pci_register_driver(d) pci_register_driver(d)
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun 
ide_pci_is_in_compatibility_mode(struct pci_dev * dev)1239*4882a593Smuzhiyun static inline int ide_pci_is_in_compatibility_mode(struct pci_dev *dev)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5)
1242*4882a593Smuzhiyun 		return 1;
1243*4882a593Smuzhiyun 	return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *,
1247*4882a593Smuzhiyun 			 struct ide_hw *, struct ide_hw **);
1248*4882a593Smuzhiyun void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
1251*4882a593Smuzhiyun int ide_pci_set_master(struct pci_dev *, const char *);
1252*4882a593Smuzhiyun unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
1253*4882a593Smuzhiyun int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *);
1254*4882a593Smuzhiyun int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
1255*4882a593Smuzhiyun #else
ide_hwif_setup_dma(ide_hwif_t * hwif,const struct ide_port_info * d)1256*4882a593Smuzhiyun static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1257*4882a593Smuzhiyun 				     const struct ide_port_info *d)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	return -EINVAL;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun #endif
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun struct ide_pci_enablebit {
1264*4882a593Smuzhiyun 	u8	reg;	/* byte pci reg holding the enable-bit */
1265*4882a593Smuzhiyun 	u8	mask;	/* mask to isolate the enable-bit */
1266*4882a593Smuzhiyun 	u8	val;	/* value of masked reg when "enabled" */
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun enum {
1270*4882a593Smuzhiyun 	/* Uses ISA control ports not PCI ones. */
1271*4882a593Smuzhiyun 	IDE_HFLAG_ISA_PORTS		= BIT(0),
1272*4882a593Smuzhiyun 	/* single port device */
1273*4882a593Smuzhiyun 	IDE_HFLAG_SINGLE		= BIT(1),
1274*4882a593Smuzhiyun 	/* don't use legacy PIO blacklist */
1275*4882a593Smuzhiyun 	IDE_HFLAG_PIO_NO_BLACKLIST	= BIT(2),
1276*4882a593Smuzhiyun 	/* set for the second port of QD65xx */
1277*4882a593Smuzhiyun 	IDE_HFLAG_QD_2ND_PORT		= BIT(3),
1278*4882a593Smuzhiyun 	/* use PIO8/9 for prefetch off/on */
1279*4882a593Smuzhiyun 	IDE_HFLAG_ABUSE_PREFETCH	= BIT(4),
1280*4882a593Smuzhiyun 	/* use PIO6/7 for fast-devsel off/on */
1281*4882a593Smuzhiyun 	IDE_HFLAG_ABUSE_FAST_DEVSEL	= BIT(5),
1282*4882a593Smuzhiyun 	/* use 100-102 and 200-202 PIO values to set DMA modes */
1283*4882a593Smuzhiyun 	IDE_HFLAG_ABUSE_DMA_MODES	= BIT(6),
1284*4882a593Smuzhiyun 	/*
1285*4882a593Smuzhiyun 	 * keep DMA setting when programming PIO mode, may be used only
1286*4882a593Smuzhiyun 	 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1287*4882a593Smuzhiyun 	 */
1288*4882a593Smuzhiyun 	IDE_HFLAG_SET_PIO_MODE_KEEP_DMA	= BIT(7),
1289*4882a593Smuzhiyun 	/* program host for the transfer mode after programming device */
1290*4882a593Smuzhiyun 	IDE_HFLAG_POST_SET_MODE		= BIT(8),
1291*4882a593Smuzhiyun 	/* don't program host/device for the transfer mode ("smart" hosts) */
1292*4882a593Smuzhiyun 	IDE_HFLAG_NO_SET_MODE		= BIT(9),
1293*4882a593Smuzhiyun 	/* trust BIOS for programming chipset/device for DMA */
1294*4882a593Smuzhiyun 	IDE_HFLAG_TRUST_BIOS_FOR_DMA	= BIT(10),
1295*4882a593Smuzhiyun 	/* host is CS5510/CS5520 */
1296*4882a593Smuzhiyun 	IDE_HFLAG_CS5520		= BIT(11),
1297*4882a593Smuzhiyun 	/* ATAPI DMA is unsupported */
1298*4882a593Smuzhiyun 	IDE_HFLAG_NO_ATAPI_DMA		= BIT(12),
1299*4882a593Smuzhiyun 	/* set if host is a "non-bootable" controller */
1300*4882a593Smuzhiyun 	IDE_HFLAG_NON_BOOTABLE		= BIT(13),
1301*4882a593Smuzhiyun 	/* host doesn't support DMA */
1302*4882a593Smuzhiyun 	IDE_HFLAG_NO_DMA		= BIT(14),
1303*4882a593Smuzhiyun 	/* check if host is PCI IDE device before allowing DMA */
1304*4882a593Smuzhiyun 	IDE_HFLAG_NO_AUTODMA		= BIT(15),
1305*4882a593Smuzhiyun 	/* host uses MMIO */
1306*4882a593Smuzhiyun 	IDE_HFLAG_MMIO			= BIT(16),
1307*4882a593Smuzhiyun 	/* no LBA48 */
1308*4882a593Smuzhiyun 	IDE_HFLAG_NO_LBA48		= BIT(17),
1309*4882a593Smuzhiyun 	/* no LBA48 DMA */
1310*4882a593Smuzhiyun 	IDE_HFLAG_NO_LBA48_DMA		= BIT(18),
1311*4882a593Smuzhiyun 	/* data FIFO is cleared by an error */
1312*4882a593Smuzhiyun 	IDE_HFLAG_ERROR_STOPS_FIFO	= BIT(19),
1313*4882a593Smuzhiyun 	/* serialize ports */
1314*4882a593Smuzhiyun 	IDE_HFLAG_SERIALIZE		= BIT(20),
1315*4882a593Smuzhiyun 	/* host is DTC2278 */
1316*4882a593Smuzhiyun 	IDE_HFLAG_DTC2278		= BIT(21),
1317*4882a593Smuzhiyun 	/* 4 devices on a single set of I/O ports */
1318*4882a593Smuzhiyun 	IDE_HFLAG_4DRIVES		= BIT(22),
1319*4882a593Smuzhiyun 	/* host is TRM290 */
1320*4882a593Smuzhiyun 	IDE_HFLAG_TRM290		= BIT(23),
1321*4882a593Smuzhiyun 	/* use 32-bit I/O ops */
1322*4882a593Smuzhiyun 	IDE_HFLAG_IO_32BIT		= BIT(24),
1323*4882a593Smuzhiyun 	/* unmask IRQs */
1324*4882a593Smuzhiyun 	IDE_HFLAG_UNMASK_IRQS		= BIT(25),
1325*4882a593Smuzhiyun 	IDE_HFLAG_BROKEN_ALTSTATUS	= BIT(26),
1326*4882a593Smuzhiyun 	/* serialize ports if DMA is possible (for sl82c105) */
1327*4882a593Smuzhiyun 	IDE_HFLAG_SERIALIZE_DMA		= BIT(27),
1328*4882a593Smuzhiyun 	/* force host out of "simplex" mode */
1329*4882a593Smuzhiyun 	IDE_HFLAG_CLEAR_SIMPLEX		= BIT(28),
1330*4882a593Smuzhiyun 	/* DSC overlap is unsupported */
1331*4882a593Smuzhiyun 	IDE_HFLAG_NO_DSC		= BIT(29),
1332*4882a593Smuzhiyun 	/* never use 32-bit I/O ops */
1333*4882a593Smuzhiyun 	IDE_HFLAG_NO_IO_32BIT		= BIT(30),
1334*4882a593Smuzhiyun 	/* never unmask IRQs */
1335*4882a593Smuzhiyun 	IDE_HFLAG_NO_UNMASK_IRQS	= BIT(31),
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_OFFBOARD
1339*4882a593Smuzhiyun # define IDE_HFLAG_OFF_BOARD	0
1340*4882a593Smuzhiyun #else
1341*4882a593Smuzhiyun # define IDE_HFLAG_OFF_BOARD	IDE_HFLAG_NON_BOOTABLE
1342*4882a593Smuzhiyun #endif
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun struct ide_port_info {
1345*4882a593Smuzhiyun 	char			*name;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	int			(*init_chipset)(struct pci_dev *);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	void			(*get_lock)(irq_handler_t, void *);
1350*4882a593Smuzhiyun 	void			(*release_lock)(void);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	void			(*init_iops)(ide_hwif_t *);
1353*4882a593Smuzhiyun 	void                    (*init_hwif)(ide_hwif_t *);
1354*4882a593Smuzhiyun 	int			(*init_dma)(ide_hwif_t *,
1355*4882a593Smuzhiyun 					    const struct ide_port_info *);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	const struct ide_tp_ops		*tp_ops;
1358*4882a593Smuzhiyun 	const struct ide_port_ops	*port_ops;
1359*4882a593Smuzhiyun 	const struct ide_dma_ops	*dma_ops;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	struct ide_pci_enablebit	enablebits[2];
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	hwif_chipset_t		chipset;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	u16			max_sectors;	/* if < than the default one */
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	u32			host_flags;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	int			irq_flags;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	u8			pio_mask;
1372*4882a593Smuzhiyun 	u8			swdma_mask;
1373*4882a593Smuzhiyun 	u8			mwdma_mask;
1374*4882a593Smuzhiyun 	u8			udma_mask;
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun /*
1378*4882a593Smuzhiyun  * State information carried for REQ_TYPE_ATA_PM_SUSPEND and REQ_TYPE_ATA_PM_RESUME
1379*4882a593Smuzhiyun  * requests.
1380*4882a593Smuzhiyun  */
1381*4882a593Smuzhiyun struct ide_pm_state {
1382*4882a593Smuzhiyun 	/* PM state machine step value, currently driver specific */
1383*4882a593Smuzhiyun 	int	pm_step;
1384*4882a593Smuzhiyun 	/* requested PM state value (S1, S2, S3, S4, ...) */
1385*4882a593Smuzhiyun 	u32	pm_state;
1386*4882a593Smuzhiyun 	void*	data;		/* for driver use */
1387*4882a593Smuzhiyun };
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun int ide_pci_init_one(struct pci_dev *, const struct ide_port_info *, void *);
1391*4882a593Smuzhiyun int ide_pci_init_two(struct pci_dev *, struct pci_dev *,
1392*4882a593Smuzhiyun 		     const struct ide_port_info *, void *);
1393*4882a593Smuzhiyun void ide_pci_remove(struct pci_dev *);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun #ifdef CONFIG_PM
1396*4882a593Smuzhiyun int ide_pci_suspend(struct pci_dev *, pm_message_t);
1397*4882a593Smuzhiyun int ide_pci_resume(struct pci_dev *);
1398*4882a593Smuzhiyun #else
1399*4882a593Smuzhiyun #define ide_pci_suspend NULL
1400*4882a593Smuzhiyun #define ide_pci_resume NULL
1401*4882a593Smuzhiyun #endif
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun void ide_map_sg(ide_drive_t *, struct ide_cmd *);
1404*4882a593Smuzhiyun void ide_init_sg_cmd(struct ide_cmd *, unsigned int);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun #define BAD_DMA_DRIVE		0
1407*4882a593Smuzhiyun #define GOOD_DMA_DRIVE		1
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun struct drive_list_entry {
1410*4882a593Smuzhiyun 	const char *id_model;
1411*4882a593Smuzhiyun 	const char *id_firmware;
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun int ide_in_drive_list(u16 *, const struct drive_list_entry *);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEDMA
1417*4882a593Smuzhiyun int ide_dma_good_drive(ide_drive_t *);
1418*4882a593Smuzhiyun int __ide_dma_bad_drive(ide_drive_t *);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun u8 ide_find_dma_mode(ide_drive_t *, u8);
1421*4882a593Smuzhiyun 
ide_max_dma_mode(ide_drive_t * drive)1422*4882a593Smuzhiyun static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	return ide_find_dma_mode(drive, XFER_UDMA_6);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun void ide_dma_off_quietly(ide_drive_t *);
1428*4882a593Smuzhiyun void ide_dma_off(ide_drive_t *);
1429*4882a593Smuzhiyun void ide_dma_on(ide_drive_t *);
1430*4882a593Smuzhiyun int ide_set_dma(ide_drive_t *);
1431*4882a593Smuzhiyun void ide_check_dma_crc(ide_drive_t *);
1432*4882a593Smuzhiyun ide_startstop_t ide_dma_intr(ide_drive_t *);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun int ide_allocate_dma_engine(ide_hwif_t *);
1435*4882a593Smuzhiyun void ide_release_dma_engine(ide_hwif_t *);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun int ide_dma_prepare(ide_drive_t *, struct ide_cmd *);
1438*4882a593Smuzhiyun void ide_dma_unmap_sg(ide_drive_t *, struct ide_cmd *);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1441*4882a593Smuzhiyun int config_drive_for_dma(ide_drive_t *);
1442*4882a593Smuzhiyun int ide_build_dmatable(ide_drive_t *, struct ide_cmd *);
1443*4882a593Smuzhiyun void ide_dma_host_set(ide_drive_t *, int);
1444*4882a593Smuzhiyun int ide_dma_setup(ide_drive_t *, struct ide_cmd *);
1445*4882a593Smuzhiyun extern void ide_dma_start(ide_drive_t *);
1446*4882a593Smuzhiyun int ide_dma_end(ide_drive_t *);
1447*4882a593Smuzhiyun int ide_dma_test_irq(ide_drive_t *);
1448*4882a593Smuzhiyun int ide_dma_sff_timer_expiry(ide_drive_t *);
1449*4882a593Smuzhiyun u8 ide_dma_sff_read_status(ide_hwif_t *);
1450*4882a593Smuzhiyun extern const struct ide_dma_ops sff_dma_ops;
1451*4882a593Smuzhiyun #else
config_drive_for_dma(ide_drive_t * drive)1452*4882a593Smuzhiyun static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
1453*4882a593Smuzhiyun #endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun void ide_dma_lost_irq(ide_drive_t *);
1456*4882a593Smuzhiyun ide_startstop_t ide_dma_timeout_retry(ide_drive_t *, int);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun #else
ide_find_dma_mode(ide_drive_t * drive,u8 speed)1459*4882a593Smuzhiyun static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
ide_max_dma_mode(ide_drive_t * drive)1460*4882a593Smuzhiyun static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
ide_dma_off_quietly(ide_drive_t * drive)1461*4882a593Smuzhiyun static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
ide_dma_off(ide_drive_t * drive)1462*4882a593Smuzhiyun static inline void ide_dma_off(ide_drive_t *drive) { ; }
ide_dma_on(ide_drive_t * drive)1463*4882a593Smuzhiyun static inline void ide_dma_on(ide_drive_t *drive) { ; }
ide_dma_verbose(ide_drive_t * drive)1464*4882a593Smuzhiyun static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
ide_set_dma(ide_drive_t * drive)1465*4882a593Smuzhiyun static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
ide_check_dma_crc(ide_drive_t * drive)1466*4882a593Smuzhiyun static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
ide_dma_intr(ide_drive_t * drive)1467*4882a593Smuzhiyun static inline ide_startstop_t ide_dma_intr(ide_drive_t *drive) { return ide_stopped; }
ide_dma_timeout_retry(ide_drive_t * drive,int error)1468*4882a593Smuzhiyun static inline ide_startstop_t ide_dma_timeout_retry(ide_drive_t *drive, int error) { return ide_stopped; }
ide_release_dma_engine(ide_hwif_t * hwif)1469*4882a593Smuzhiyun static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
ide_dma_prepare(ide_drive_t * drive,struct ide_cmd * cmd)1470*4882a593Smuzhiyun static inline int ide_dma_prepare(ide_drive_t *drive,
1471*4882a593Smuzhiyun 				  struct ide_cmd *cmd) { return 1; }
ide_dma_unmap_sg(ide_drive_t * drive,struct ide_cmd * cmd)1472*4882a593Smuzhiyun static inline void ide_dma_unmap_sg(ide_drive_t *drive,
1473*4882a593Smuzhiyun 				    struct ide_cmd *cmd) { ; }
1474*4882a593Smuzhiyun #endif /* CONFIG_BLK_DEV_IDEDMA */
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_IDEACPI
1477*4882a593Smuzhiyun int ide_acpi_init(void);
1478*4882a593Smuzhiyun bool ide_port_acpi(ide_hwif_t *hwif);
1479*4882a593Smuzhiyun extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1480*4882a593Smuzhiyun extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1481*4882a593Smuzhiyun extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1482*4882a593Smuzhiyun void ide_acpi_init_port(ide_hwif_t *);
1483*4882a593Smuzhiyun void ide_acpi_port_init_devices(ide_hwif_t *);
1484*4882a593Smuzhiyun extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
1485*4882a593Smuzhiyun #else
ide_acpi_init(void)1486*4882a593Smuzhiyun static inline int ide_acpi_init(void) { return 0; }
ide_port_acpi(ide_hwif_t * hwif)1487*4882a593Smuzhiyun static inline bool ide_port_acpi(ide_hwif_t *hwif) { return 0; }
ide_acpi_exec_tfs(ide_drive_t * drive)1488*4882a593Smuzhiyun static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
ide_acpi_get_timing(ide_hwif_t * hwif)1489*4882a593Smuzhiyun static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
ide_acpi_push_timing(ide_hwif_t * hwif)1490*4882a593Smuzhiyun static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
ide_acpi_init_port(ide_hwif_t * hwif)1491*4882a593Smuzhiyun static inline void ide_acpi_init_port(ide_hwif_t *hwif) { ; }
ide_acpi_port_init_devices(ide_hwif_t * hwif)1492*4882a593Smuzhiyun static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
ide_acpi_set_state(ide_hwif_t * hwif,int on)1493*4882a593Smuzhiyun static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
1494*4882a593Smuzhiyun #endif
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun void ide_register_region(struct gendisk *);
1497*4882a593Smuzhiyun void ide_unregister_region(struct gendisk *);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun void ide_check_nien_quirk_list(ide_drive_t *);
1500*4882a593Smuzhiyun void ide_undecoded_slave(ide_drive_t *);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun void ide_port_apply_params(ide_hwif_t *);
1503*4882a593Smuzhiyun int ide_sysfs_register_port(ide_hwif_t *);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun struct ide_host *ide_host_alloc(const struct ide_port_info *, struct ide_hw **,
1506*4882a593Smuzhiyun 				unsigned int);
1507*4882a593Smuzhiyun void ide_host_free(struct ide_host *);
1508*4882a593Smuzhiyun int ide_host_register(struct ide_host *, const struct ide_port_info *,
1509*4882a593Smuzhiyun 		      struct ide_hw **);
1510*4882a593Smuzhiyun int ide_host_add(const struct ide_port_info *, struct ide_hw **, unsigned int,
1511*4882a593Smuzhiyun 		 struct ide_host **);
1512*4882a593Smuzhiyun void ide_host_remove(struct ide_host *);
1513*4882a593Smuzhiyun int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
1514*4882a593Smuzhiyun void ide_port_unregister_devices(ide_hwif_t *);
1515*4882a593Smuzhiyun void ide_port_scan(ide_hwif_t *);
1516*4882a593Smuzhiyun 
ide_get_hwifdata(ide_hwif_t * hwif)1517*4882a593Smuzhiyun static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	return hwif->hwif_data;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
ide_set_hwifdata(ide_hwif_t * hwif,void * data)1522*4882a593Smuzhiyun static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	hwif->hwif_data = data;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun u64 ide_get_lba_addr(struct ide_cmd *, int);
1528*4882a593Smuzhiyun u8 ide_dump_status(ide_drive_t *, const char *, u8);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun struct ide_timing {
1531*4882a593Smuzhiyun 	u8  mode;
1532*4882a593Smuzhiyun 	u8  setup;	/* t1 */
1533*4882a593Smuzhiyun 	u16 act8b;	/* t2 for 8-bit io */
1534*4882a593Smuzhiyun 	u16 rec8b;	/* t2i for 8-bit io */
1535*4882a593Smuzhiyun 	u16 cyc8b;	/* t0 for 8-bit io */
1536*4882a593Smuzhiyun 	u16 active;	/* t2 or tD */
1537*4882a593Smuzhiyun 	u16 recover;	/* t2i or tK */
1538*4882a593Smuzhiyun 	u16 cycle;	/* t0 */
1539*4882a593Smuzhiyun 	u16 udma;	/* t2CYCTYP/2 */
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun enum {
1543*4882a593Smuzhiyun 	IDE_TIMING_SETUP	= BIT(0),
1544*4882a593Smuzhiyun 	IDE_TIMING_ACT8B	= BIT(1),
1545*4882a593Smuzhiyun 	IDE_TIMING_REC8B	= BIT(2),
1546*4882a593Smuzhiyun 	IDE_TIMING_CYC8B	= BIT(3),
1547*4882a593Smuzhiyun 	IDE_TIMING_8BIT		= IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
1548*4882a593Smuzhiyun 				  IDE_TIMING_CYC8B,
1549*4882a593Smuzhiyun 	IDE_TIMING_ACTIVE	= BIT(4),
1550*4882a593Smuzhiyun 	IDE_TIMING_RECOVER	= BIT(5),
1551*4882a593Smuzhiyun 	IDE_TIMING_CYCLE	= BIT(6),
1552*4882a593Smuzhiyun 	IDE_TIMING_UDMA		= BIT(7),
1553*4882a593Smuzhiyun 	IDE_TIMING_ALL		= IDE_TIMING_SETUP | IDE_TIMING_8BIT |
1554*4882a593Smuzhiyun 				  IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
1555*4882a593Smuzhiyun 				  IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun struct ide_timing *ide_timing_find_mode(u8);
1559*4882a593Smuzhiyun u16 ide_pio_cycle_time(ide_drive_t *, u8);
1560*4882a593Smuzhiyun void ide_timing_merge(struct ide_timing *, struct ide_timing *,
1561*4882a593Smuzhiyun 		      struct ide_timing *, unsigned int);
1562*4882a593Smuzhiyun int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun #ifdef CONFIG_IDE_XFER_MODE
1565*4882a593Smuzhiyun int ide_scan_pio_blacklist(char *);
1566*4882a593Smuzhiyun const char *ide_xfer_verbose(u8);
1567*4882a593Smuzhiyun int ide_pio_need_iordy(ide_drive_t *, const u8);
1568*4882a593Smuzhiyun int ide_set_pio_mode(ide_drive_t *, u8);
1569*4882a593Smuzhiyun int ide_set_dma_mode(ide_drive_t *, u8);
1570*4882a593Smuzhiyun void ide_set_pio(ide_drive_t *, u8);
1571*4882a593Smuzhiyun int ide_set_xfer_rate(ide_drive_t *, u8);
1572*4882a593Smuzhiyun #else
ide_set_pio(ide_drive_t * drive,u8 pio)1573*4882a593Smuzhiyun static inline void ide_set_pio(ide_drive_t *drive, u8 pio) { ; }
ide_set_xfer_rate(ide_drive_t * drive,u8 rate)1574*4882a593Smuzhiyun static inline int ide_set_xfer_rate(ide_drive_t *drive, u8 rate) { return -1; }
1575*4882a593Smuzhiyun #endif
1576*4882a593Smuzhiyun 
ide_set_max_pio(ide_drive_t * drive)1577*4882a593Smuzhiyun static inline void ide_set_max_pio(ide_drive_t *drive)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	ide_set_pio(drive, 255);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun char *ide_media_string(ide_drive_t *);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun extern const struct attribute_group *ide_dev_groups[];
1585*4882a593Smuzhiyun extern struct bus_type ide_bus_type;
1586*4882a593Smuzhiyun extern struct class *ide_port_class;
1587*4882a593Smuzhiyun 
ide_dump_identify(u8 * id)1588*4882a593Smuzhiyun static inline void ide_dump_identify(u8 *id)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun 	print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun 
hwif_to_node(ide_hwif_t * hwif)1593*4882a593Smuzhiyun static inline int hwif_to_node(ide_hwif_t *hwif)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	return hwif->dev ? dev_to_node(hwif->dev) : -1;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun 
ide_get_pair_dev(ide_drive_t * drive)1598*4882a593Smuzhiyun static inline ide_drive_t *ide_get_pair_dev(ide_drive_t *drive)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	ide_drive_t *peer = drive->hwif->devices[(drive->dn ^ 1) & 1];
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	return (peer->dev_flags & IDE_DFLAG_PRESENT) ? peer : NULL;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun 
ide_get_drivedata(ide_drive_t * drive)1605*4882a593Smuzhiyun static inline void *ide_get_drivedata(ide_drive_t *drive)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	return drive->drive_data;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
ide_set_drivedata(ide_drive_t * drive,void * data)1610*4882a593Smuzhiyun static inline void ide_set_drivedata(ide_drive_t *drive, void *data)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	drive->drive_data = data;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun #define ide_port_for_each_dev(i, dev, port) \
1616*4882a593Smuzhiyun 	for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++)
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun #define ide_port_for_each_present_dev(i, dev, port) \
1619*4882a593Smuzhiyun 	for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++) \
1620*4882a593Smuzhiyun 		if ((dev)->dev_flags & IDE_DFLAG_PRESENT)
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun #define ide_host_for_each_port(i, port, host) \
1623*4882a593Smuzhiyun 	for ((i) = 0; ((port) = (host)->ports[i]) || (i) < MAX_HOST_PORTS; (i)++)
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun #endif /* _IDE_H */
1627