1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010 OMICRON electronics GmbH
4*4882a593Smuzhiyun * Copyright 2018 NXP
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #ifndef __PTP_QORIQ_H__
7*4882a593Smuzhiyun #define __PTP_QORIQ_H__
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * qoriq ptp registers
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun struct ctrl_regs {
17*4882a593Smuzhiyun u32 tmr_ctrl; /* Timer control register */
18*4882a593Smuzhiyun u32 tmr_tevent; /* Timestamp event register */
19*4882a593Smuzhiyun u32 tmr_temask; /* Timer event mask register */
20*4882a593Smuzhiyun u32 tmr_pevent; /* Timestamp event register */
21*4882a593Smuzhiyun u32 tmr_pemask; /* Timer event mask register */
22*4882a593Smuzhiyun u32 tmr_stat; /* Timestamp status register */
23*4882a593Smuzhiyun u32 tmr_cnt_h; /* Timer counter high register */
24*4882a593Smuzhiyun u32 tmr_cnt_l; /* Timer counter low register */
25*4882a593Smuzhiyun u32 tmr_add; /* Timer drift compensation addend register */
26*4882a593Smuzhiyun u32 tmr_acc; /* Timer accumulator register */
27*4882a593Smuzhiyun u32 tmr_prsc; /* Timer prescale */
28*4882a593Smuzhiyun u8 res1[4];
29*4882a593Smuzhiyun u32 tmroff_h; /* Timer offset high */
30*4882a593Smuzhiyun u32 tmroff_l; /* Timer offset low */
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct alarm_regs {
34*4882a593Smuzhiyun u32 tmr_alarm1_h; /* Timer alarm 1 high register */
35*4882a593Smuzhiyun u32 tmr_alarm1_l; /* Timer alarm 1 high register */
36*4882a593Smuzhiyun u32 tmr_alarm2_h; /* Timer alarm 2 high register */
37*4882a593Smuzhiyun u32 tmr_alarm2_l; /* Timer alarm 2 high register */
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct fiper_regs {
41*4882a593Smuzhiyun u32 tmr_fiper1; /* Timer fixed period interval */
42*4882a593Smuzhiyun u32 tmr_fiper2; /* Timer fixed period interval */
43*4882a593Smuzhiyun u32 tmr_fiper3; /* Timer fixed period interval */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct etts_regs {
47*4882a593Smuzhiyun u32 tmr_etts1_h; /* Timestamp of general purpose external trigger */
48*4882a593Smuzhiyun u32 tmr_etts1_l; /* Timestamp of general purpose external trigger */
49*4882a593Smuzhiyun u32 tmr_etts2_h; /* Timestamp of general purpose external trigger */
50*4882a593Smuzhiyun u32 tmr_etts2_l; /* Timestamp of general purpose external trigger */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct ptp_qoriq_registers {
54*4882a593Smuzhiyun struct ctrl_regs __iomem *ctrl_regs;
55*4882a593Smuzhiyun struct alarm_regs __iomem *alarm_regs;
56*4882a593Smuzhiyun struct fiper_regs __iomem *fiper_regs;
57*4882a593Smuzhiyun struct etts_regs __iomem *etts_regs;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Offset definitions for the four register groups */
61*4882a593Smuzhiyun #define ETSEC_CTRL_REGS_OFFSET 0x0
62*4882a593Smuzhiyun #define ETSEC_ALARM_REGS_OFFSET 0x40
63*4882a593Smuzhiyun #define ETSEC_FIPER_REGS_OFFSET 0x80
64*4882a593Smuzhiyun #define ETSEC_ETTS_REGS_OFFSET 0xa0
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define CTRL_REGS_OFFSET 0x80
67*4882a593Smuzhiyun #define ALARM_REGS_OFFSET 0xb8
68*4882a593Smuzhiyun #define FIPER_REGS_OFFSET 0xd0
69*4882a593Smuzhiyun #define ETTS_REGS_OFFSET 0xe0
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Bit definitions for the TMR_CTRL register */
73*4882a593Smuzhiyun #define ALM1P (1<<31) /* Alarm1 output polarity */
74*4882a593Smuzhiyun #define ALM2P (1<<30) /* Alarm2 output polarity */
75*4882a593Smuzhiyun #define FIPERST (1<<28) /* FIPER start indication */
76*4882a593Smuzhiyun #define PP1L (1<<27) /* Fiper1 pulse loopback mode enabled. */
77*4882a593Smuzhiyun #define PP2L (1<<26) /* Fiper2 pulse loopback mode enabled. */
78*4882a593Smuzhiyun #define TCLK_PERIOD_SHIFT (16) /* 1588 timer reference clock period. */
79*4882a593Smuzhiyun #define TCLK_PERIOD_MASK (0x3ff)
80*4882a593Smuzhiyun #define RTPE (1<<15) /* Record Tx Timestamp to PAL Enable. */
81*4882a593Smuzhiyun #define FRD (1<<14) /* FIPER Realignment Disable */
82*4882a593Smuzhiyun #define ESFDP (1<<11) /* External Tx/Rx SFD Polarity. */
83*4882a593Smuzhiyun #define ESFDE (1<<10) /* External Tx/Rx SFD Enable. */
84*4882a593Smuzhiyun #define ETEP2 (1<<9) /* External trigger 2 edge polarity */
85*4882a593Smuzhiyun #define ETEP1 (1<<8) /* External trigger 1 edge polarity */
86*4882a593Smuzhiyun #define COPH (1<<7) /* Generated clock output phase. */
87*4882a593Smuzhiyun #define CIPH (1<<6) /* External oscillator input clock phase */
88*4882a593Smuzhiyun #define TMSR (1<<5) /* Timer soft reset. */
89*4882a593Smuzhiyun #define BYP (1<<3) /* Bypass drift compensated clock */
90*4882a593Smuzhiyun #define TE (1<<2) /* 1588 timer enable. */
91*4882a593Smuzhiyun #define CKSEL_SHIFT (0) /* 1588 Timer reference clock source */
92*4882a593Smuzhiyun #define CKSEL_MASK (0x3)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Bit definitions for the TMR_TEVENT register */
95*4882a593Smuzhiyun #define ETS2 (1<<25) /* External trigger 2 timestamp sampled */
96*4882a593Smuzhiyun #define ETS1 (1<<24) /* External trigger 1 timestamp sampled */
97*4882a593Smuzhiyun #define ALM2 (1<<17) /* Current time = alarm time register 2 */
98*4882a593Smuzhiyun #define ALM1 (1<<16) /* Current time = alarm time register 1 */
99*4882a593Smuzhiyun #define PP1 (1<<7) /* periodic pulse generated on FIPER1 */
100*4882a593Smuzhiyun #define PP2 (1<<6) /* periodic pulse generated on FIPER2 */
101*4882a593Smuzhiyun #define PP3 (1<<5) /* periodic pulse generated on FIPER3 */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Bit definitions for the TMR_TEMASK register */
104*4882a593Smuzhiyun #define ETS2EN (1<<25) /* External trigger 2 timestamp enable */
105*4882a593Smuzhiyun #define ETS1EN (1<<24) /* External trigger 1 timestamp enable */
106*4882a593Smuzhiyun #define ALM2EN (1<<17) /* Timer ALM2 event enable */
107*4882a593Smuzhiyun #define ALM1EN (1<<16) /* Timer ALM1 event enable */
108*4882a593Smuzhiyun #define PP1EN (1<<7) /* Periodic pulse event 1 enable */
109*4882a593Smuzhiyun #define PP2EN (1<<6) /* Periodic pulse event 2 enable */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Bit definitions for the TMR_PEVENT register */
112*4882a593Smuzhiyun #define TXP2 (1<<9) /* PTP transmitted timestamp im TXTS2 */
113*4882a593Smuzhiyun #define TXP1 (1<<8) /* PTP transmitted timestamp in TXTS1 */
114*4882a593Smuzhiyun #define RXP (1<<0) /* PTP frame has been received */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Bit definitions for the TMR_PEMASK register */
117*4882a593Smuzhiyun #define TXP2EN (1<<9) /* Transmit PTP packet event 2 enable */
118*4882a593Smuzhiyun #define TXP1EN (1<<8) /* Transmit PTP packet event 1 enable */
119*4882a593Smuzhiyun #define RXPEN (1<<0) /* Receive PTP packet event enable */
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Bit definitions for the TMR_STAT register */
122*4882a593Smuzhiyun #define STAT_VEC_SHIFT (0) /* Timer general purpose status vector */
123*4882a593Smuzhiyun #define STAT_VEC_MASK (0x3f)
124*4882a593Smuzhiyun #define ETS1_VLD (1<<24)
125*4882a593Smuzhiyun #define ETS2_VLD (1<<25)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Bit definitions for the TMR_PRSC register */
128*4882a593Smuzhiyun #define PRSC_OCK_SHIFT (0) /* Output clock division/prescale factor. */
129*4882a593Smuzhiyun #define PRSC_OCK_MASK (0xffff)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define DRIVER "ptp_qoriq"
133*4882a593Smuzhiyun #define N_EXT_TS 2
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define DEFAULT_CKSEL 1
136*4882a593Smuzhiyun #define DEFAULT_TMR_PRSC 2
137*4882a593Smuzhiyun #define DEFAULT_FIPER1_PERIOD 1000000000
138*4882a593Smuzhiyun #define DEFAULT_FIPER2_PERIOD 1000000000
139*4882a593Smuzhiyun #define DEFAULT_FIPER3_PERIOD 1000000000
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct ptp_qoriq {
142*4882a593Smuzhiyun void __iomem *base;
143*4882a593Smuzhiyun struct ptp_qoriq_registers regs;
144*4882a593Smuzhiyun spinlock_t lock; /* protects regs */
145*4882a593Smuzhiyun struct ptp_clock *clock;
146*4882a593Smuzhiyun struct ptp_clock_info caps;
147*4882a593Smuzhiyun struct resource *rsrc;
148*4882a593Smuzhiyun struct dentry *debugfs_root;
149*4882a593Smuzhiyun struct device *dev;
150*4882a593Smuzhiyun bool extts_fifo_support;
151*4882a593Smuzhiyun bool fiper3_support;
152*4882a593Smuzhiyun int irq;
153*4882a593Smuzhiyun int phc_index;
154*4882a593Smuzhiyun u32 tclk_period; /* nanoseconds */
155*4882a593Smuzhiyun u32 tmr_prsc;
156*4882a593Smuzhiyun u32 tmr_add;
157*4882a593Smuzhiyun u32 cksel;
158*4882a593Smuzhiyun u32 tmr_fiper1;
159*4882a593Smuzhiyun u32 tmr_fiper2;
160*4882a593Smuzhiyun u32 tmr_fiper3;
161*4882a593Smuzhiyun u32 (*read)(unsigned __iomem *addr);
162*4882a593Smuzhiyun void (*write)(unsigned __iomem *addr, u32 val);
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
qoriq_read_be(unsigned __iomem * addr)165*4882a593Smuzhiyun static inline u32 qoriq_read_be(unsigned __iomem *addr)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return ioread32be(addr);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
qoriq_write_be(unsigned __iomem * addr,u32 val)170*4882a593Smuzhiyun static inline void qoriq_write_be(unsigned __iomem *addr, u32 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun iowrite32be(val, addr);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
qoriq_read_le(unsigned __iomem * addr)175*4882a593Smuzhiyun static inline u32 qoriq_read_le(unsigned __iomem *addr)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun return ioread32(addr);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
qoriq_write_le(unsigned __iomem * addr,u32 val)180*4882a593Smuzhiyun static inline void qoriq_write_le(unsigned __iomem *addr, u32 val)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun iowrite32(val, addr);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun irqreturn_t ptp_qoriq_isr(int irq, void *priv);
186*4882a593Smuzhiyun int ptp_qoriq_init(struct ptp_qoriq *ptp_qoriq, void __iomem *base,
187*4882a593Smuzhiyun const struct ptp_clock_info *caps);
188*4882a593Smuzhiyun void ptp_qoriq_free(struct ptp_qoriq *ptp_qoriq);
189*4882a593Smuzhiyun int ptp_qoriq_adjfine(struct ptp_clock_info *ptp, long scaled_ppm);
190*4882a593Smuzhiyun int ptp_qoriq_adjtime(struct ptp_clock_info *ptp, s64 delta);
191*4882a593Smuzhiyun int ptp_qoriq_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts);
192*4882a593Smuzhiyun int ptp_qoriq_settime(struct ptp_clock_info *ptp,
193*4882a593Smuzhiyun const struct timespec64 *ts);
194*4882a593Smuzhiyun int ptp_qoriq_enable(struct ptp_clock_info *ptp,
195*4882a593Smuzhiyun struct ptp_clock_request *rq, int on);
196*4882a593Smuzhiyun int extts_clean_up(struct ptp_qoriq *ptp_qoriq, int index, bool update_event);
197*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
198*4882a593Smuzhiyun void ptp_qoriq_create_debugfs(struct ptp_qoriq *ptp_qoriq);
199*4882a593Smuzhiyun void ptp_qoriq_remove_debugfs(struct ptp_qoriq *ptp_qoriq);
200*4882a593Smuzhiyun #else
ptp_qoriq_create_debugfs(struct ptp_qoriq * ptp_qoriq)201*4882a593Smuzhiyun static inline void ptp_qoriq_create_debugfs(struct ptp_qoriq *ptp_qoriq)
202*4882a593Smuzhiyun { }
ptp_qoriq_remove_debugfs(struct ptp_qoriq * ptp_qoriq)203*4882a593Smuzhiyun static inline void ptp_qoriq_remove_debugfs(struct ptp_qoriq *ptp_qoriq)
204*4882a593Smuzhiyun { }
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #endif
208