xref: /OK3568_Linux_fs/kernel/include/linux/fsl/bestcomm/bestcomm_priv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Private header for the MPC52xx processor BestComm driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * By private, we mean that driver should not use it directly. It's meant
5*4882a593Smuzhiyun  * to be used by the BestComm engine driver itself and by the intermediate
6*4882a593Smuzhiyun  * layer between the core and the drivers.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2006      Sylvain Munaut <tnt@246tNt.com>
9*4882a593Smuzhiyun  * Copyright (C) 2005      Varma Electronics Oy,
10*4882a593Smuzhiyun  *                         ( by Andrey Volkov <avolkov@varma-el.com> )
11*4882a593Smuzhiyun  * Copyright (C) 2003-2004 MontaVista, Software, Inc.
12*4882a593Smuzhiyun  *                         ( by Dale Farnsworth <dfarnsworth@mvista.com> )
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public License
15*4882a593Smuzhiyun  * version 2. This program is licensed "as is" without any warranty of any
16*4882a593Smuzhiyun  * kind, whether express or implied.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef __BESTCOMM_PRIV_H__
20*4882a593Smuzhiyun #define __BESTCOMM_PRIV_H__
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <asm/mpc52xx.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "sram.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* ======================================================================== */
31*4882a593Smuzhiyun /* Engine related stuff                                                     */
32*4882a593Smuzhiyun /* ======================================================================== */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Zones sizes and needed alignments */
35*4882a593Smuzhiyun #define BCOM_MAX_TASKS		16
36*4882a593Smuzhiyun #define BCOM_MAX_VAR		24
37*4882a593Smuzhiyun #define BCOM_MAX_INC		8
38*4882a593Smuzhiyun #define BCOM_MAX_FDT		64
39*4882a593Smuzhiyun #define BCOM_MAX_CTX		20
40*4882a593Smuzhiyun #define BCOM_CTX_SIZE		(BCOM_MAX_CTX * sizeof(u32))
41*4882a593Smuzhiyun #define BCOM_CTX_ALIGN		0x100
42*4882a593Smuzhiyun #define BCOM_VAR_SIZE		(BCOM_MAX_VAR * sizeof(u32))
43*4882a593Smuzhiyun #define BCOM_INC_SIZE		(BCOM_MAX_INC * sizeof(u32))
44*4882a593Smuzhiyun #define BCOM_VAR_ALIGN		0x80
45*4882a593Smuzhiyun #define BCOM_FDT_SIZE		(BCOM_MAX_FDT * sizeof(u32))
46*4882a593Smuzhiyun #define BCOM_FDT_ALIGN		0x100
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /**
49*4882a593Smuzhiyun  * struct bcom_tdt - Task Descriptor Table Entry
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun struct bcom_tdt {
53*4882a593Smuzhiyun 	u32 start;
54*4882a593Smuzhiyun 	u32 stop;
55*4882a593Smuzhiyun 	u32 var;
56*4882a593Smuzhiyun 	u32 fdt;
57*4882a593Smuzhiyun 	u32 exec_status;	/* used internally by BestComm engine */
58*4882a593Smuzhiyun 	u32 mvtp;		/* used internally by BestComm engine */
59*4882a593Smuzhiyun 	u32 context;
60*4882a593Smuzhiyun 	u32 litbase;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /**
64*4882a593Smuzhiyun  * struct bcom_engine
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  * This holds all info needed globaly to handle the engine
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun struct bcom_engine {
69*4882a593Smuzhiyun 	struct device_node		*ofnode;
70*4882a593Smuzhiyun 	struct mpc52xx_sdma __iomem     *regs;
71*4882a593Smuzhiyun 	phys_addr_t                      regs_base;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	struct bcom_tdt			*tdt;
74*4882a593Smuzhiyun 	u32				*ctx;
75*4882a593Smuzhiyun 	u32				*var;
76*4882a593Smuzhiyun 	u32				*fdt;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	spinlock_t			lock;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun extern struct bcom_engine *bcom_eng;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* ======================================================================== */
85*4882a593Smuzhiyun /* Tasks related stuff                                                      */
86*4882a593Smuzhiyun /* ======================================================================== */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Tasks image header */
89*4882a593Smuzhiyun #define BCOM_TASK_MAGIC		0x4243544B	/* 'BCTK' */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct bcom_task_header {
92*4882a593Smuzhiyun 	u32	magic;
93*4882a593Smuzhiyun 	u8	desc_size;	/* the size fields     */
94*4882a593Smuzhiyun 	u8	var_size;	/* are given in number */
95*4882a593Smuzhiyun 	u8	inc_size;	/* of 32-bits words    */
96*4882a593Smuzhiyun 	u8	first_var;
97*4882a593Smuzhiyun 	u8	reserved[8];
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Descriptors structure & co */
101*4882a593Smuzhiyun #define BCOM_DESC_NOP		0x000001f8
102*4882a593Smuzhiyun #define BCOM_LCD_MASK		0x80000000
103*4882a593Smuzhiyun #define BCOM_DRD_EXTENDED	0x40000000
104*4882a593Smuzhiyun #define BCOM_DRD_INITIATOR_SHIFT	21
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Tasks pragma */
107*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_RSV		7	/* reserved pragma bit */
108*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_PRECISE_INC	6	/* increment 0=when possible, */
109*4882a593Smuzhiyun 						/*           1=iter end */
110*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_RST_ERROR_NO	5	/* don't reset errors on */
111*4882a593Smuzhiyun 						/* task enable */
112*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_PACK		4	/* pack data enable */
113*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_INTEGER		3	/* data alignment */
114*4882a593Smuzhiyun 						/* 0=frac(msb), 1=int(lsb) */
115*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_SPECREAD	2	/* XLB speculative read */
116*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_CW		1	/* write line buffer enable */
117*4882a593Smuzhiyun #define BCOM_PRAGMA_BIT_RL		0	/* read line buffer enable */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Looks like XLB speculative read generates XLB errors when a buffer
120*4882a593Smuzhiyun 	 * is at the end of the physical memory. i.e. when accessing the
121*4882a593Smuzhiyun 	 * lasts words, the engine tries to prefetch the next but there is no
122*4882a593Smuzhiyun 	 * next ...
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun #define BCOM_STD_PRAGMA		((0 << BCOM_PRAGMA_BIT_RSV)		| \
125*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_PRECISE_INC)	| \
126*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_RST_ERROR_NO)	| \
127*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_PACK)		| \
128*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_INTEGER)		| \
129*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_SPECREAD)	| \
130*4882a593Smuzhiyun 				 (1 << BCOM_PRAGMA_BIT_CW)		| \
131*4882a593Smuzhiyun 				 (1 << BCOM_PRAGMA_BIT_RL))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define BCOM_PCI_PRAGMA		((0 << BCOM_PRAGMA_BIT_RSV)		| \
134*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_PRECISE_INC)	| \
135*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_RST_ERROR_NO)	| \
136*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_PACK)		| \
137*4882a593Smuzhiyun 				 (1 << BCOM_PRAGMA_BIT_INTEGER)		| \
138*4882a593Smuzhiyun 				 (0 << BCOM_PRAGMA_BIT_SPECREAD)	| \
139*4882a593Smuzhiyun 				 (1 << BCOM_PRAGMA_BIT_CW)		| \
140*4882a593Smuzhiyun 				 (1 << BCOM_PRAGMA_BIT_RL))
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define BCOM_ATA_PRAGMA		BCOM_STD_PRAGMA
143*4882a593Smuzhiyun #define BCOM_CRC16_DP_0_PRAGMA	BCOM_STD_PRAGMA
144*4882a593Smuzhiyun #define BCOM_CRC16_DP_1_PRAGMA	BCOM_STD_PRAGMA
145*4882a593Smuzhiyun #define BCOM_FEC_RX_BD_PRAGMA	BCOM_STD_PRAGMA
146*4882a593Smuzhiyun #define BCOM_FEC_TX_BD_PRAGMA	BCOM_STD_PRAGMA
147*4882a593Smuzhiyun #define BCOM_GEN_DP_0_PRAGMA	BCOM_STD_PRAGMA
148*4882a593Smuzhiyun #define BCOM_GEN_DP_1_PRAGMA	BCOM_STD_PRAGMA
149*4882a593Smuzhiyun #define BCOM_GEN_DP_2_PRAGMA	BCOM_STD_PRAGMA
150*4882a593Smuzhiyun #define BCOM_GEN_DP_3_PRAGMA	BCOM_STD_PRAGMA
151*4882a593Smuzhiyun #define BCOM_GEN_DP_BD_0_PRAGMA	BCOM_STD_PRAGMA
152*4882a593Smuzhiyun #define BCOM_GEN_DP_BD_1_PRAGMA	BCOM_STD_PRAGMA
153*4882a593Smuzhiyun #define BCOM_GEN_RX_BD_PRAGMA	BCOM_STD_PRAGMA
154*4882a593Smuzhiyun #define BCOM_GEN_TX_BD_PRAGMA	BCOM_STD_PRAGMA
155*4882a593Smuzhiyun #define BCOM_GEN_LPC_PRAGMA	BCOM_STD_PRAGMA
156*4882a593Smuzhiyun #define BCOM_PCI_RX_PRAGMA	BCOM_PCI_PRAGMA
157*4882a593Smuzhiyun #define BCOM_PCI_TX_PRAGMA	BCOM_PCI_PRAGMA
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Initiators number */
160*4882a593Smuzhiyun #define BCOM_INITIATOR_ALWAYS	 0
161*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_0	 1
162*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_1	 2
163*4882a593Smuzhiyun #define BCOM_INITIATOR_FEC_RX	 3
164*4882a593Smuzhiyun #define BCOM_INITIATOR_FEC_TX	 4
165*4882a593Smuzhiyun #define BCOM_INITIATOR_ATA_RX	 5
166*4882a593Smuzhiyun #define BCOM_INITIATOR_ATA_TX	 6
167*4882a593Smuzhiyun #define BCOM_INITIATOR_SCPCI_RX	 7
168*4882a593Smuzhiyun #define BCOM_INITIATOR_SCPCI_TX	 8
169*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC3_RX	 9
170*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC3_TX	10
171*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC2_RX	11
172*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC2_TX	12
173*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC1_RX	13
174*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC1_TX	14
175*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_2	15
176*4882a593Smuzhiyun #define BCOM_INITIATOR_SCLPC	16
177*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC5_RX	17
178*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC5_TX	18
179*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC4_RX	19
180*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC4_TX	20
181*4882a593Smuzhiyun #define BCOM_INITIATOR_I2C2_RX	21
182*4882a593Smuzhiyun #define BCOM_INITIATOR_I2C2_TX	22
183*4882a593Smuzhiyun #define BCOM_INITIATOR_I2C1_RX	23
184*4882a593Smuzhiyun #define BCOM_INITIATOR_I2C1_TX	24
185*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC6_RX	25
186*4882a593Smuzhiyun #define BCOM_INITIATOR_PSC6_TX	26
187*4882a593Smuzhiyun #define BCOM_INITIATOR_IRDA_RX	25
188*4882a593Smuzhiyun #define BCOM_INITIATOR_IRDA_TX	26
189*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_3	27
190*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_4	28
191*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_5	29
192*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_6	30
193*4882a593Smuzhiyun #define BCOM_INITIATOR_SCTMR_7	31
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Initiators priorities */
196*4882a593Smuzhiyun #define BCOM_IPR_ALWAYS		7
197*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_0	2
198*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_1	2
199*4882a593Smuzhiyun #define BCOM_IPR_FEC_RX		6
200*4882a593Smuzhiyun #define BCOM_IPR_FEC_TX		5
201*4882a593Smuzhiyun #define BCOM_IPR_ATA_RX		7
202*4882a593Smuzhiyun #define BCOM_IPR_ATA_TX		7
203*4882a593Smuzhiyun #define BCOM_IPR_SCPCI_RX	2
204*4882a593Smuzhiyun #define BCOM_IPR_SCPCI_TX	2
205*4882a593Smuzhiyun #define BCOM_IPR_PSC3_RX	2
206*4882a593Smuzhiyun #define BCOM_IPR_PSC3_TX	2
207*4882a593Smuzhiyun #define BCOM_IPR_PSC2_RX	2
208*4882a593Smuzhiyun #define BCOM_IPR_PSC2_TX	2
209*4882a593Smuzhiyun #define BCOM_IPR_PSC1_RX	2
210*4882a593Smuzhiyun #define BCOM_IPR_PSC1_TX	2
211*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_2	2
212*4882a593Smuzhiyun #define BCOM_IPR_SCLPC		2
213*4882a593Smuzhiyun #define BCOM_IPR_PSC5_RX	2
214*4882a593Smuzhiyun #define BCOM_IPR_PSC5_TX	2
215*4882a593Smuzhiyun #define BCOM_IPR_PSC4_RX	2
216*4882a593Smuzhiyun #define BCOM_IPR_PSC4_TX	2
217*4882a593Smuzhiyun #define BCOM_IPR_I2C2_RX	2
218*4882a593Smuzhiyun #define BCOM_IPR_I2C2_TX	2
219*4882a593Smuzhiyun #define BCOM_IPR_I2C1_RX	2
220*4882a593Smuzhiyun #define BCOM_IPR_I2C1_TX	2
221*4882a593Smuzhiyun #define BCOM_IPR_PSC6_RX	2
222*4882a593Smuzhiyun #define BCOM_IPR_PSC6_TX	2
223*4882a593Smuzhiyun #define BCOM_IPR_IRDA_RX	2
224*4882a593Smuzhiyun #define BCOM_IPR_IRDA_TX	2
225*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_3	2
226*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_4	2
227*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_5	2
228*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_6	2
229*4882a593Smuzhiyun #define BCOM_IPR_SCTMR_7	2
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* ======================================================================== */
233*4882a593Smuzhiyun /* API                                                                      */
234*4882a593Smuzhiyun /* ======================================================================== */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun extern struct bcom_task *bcom_task_alloc(int bd_count, int bd_size, int priv_size);
237*4882a593Smuzhiyun extern void bcom_task_free(struct bcom_task *tsk);
238*4882a593Smuzhiyun extern int bcom_load_image(int task, u32 *task_image);
239*4882a593Smuzhiyun extern void bcom_set_initiator(int task, int initiator);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define TASK_ENABLE             0x8000
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun  * bcom_disable_prefetch - Hook to disable bus prefetching
246*4882a593Smuzhiyun  *
247*4882a593Smuzhiyun  * ATA DMA and the original MPC5200 need this due to silicon bugs.  At the
248*4882a593Smuzhiyun  * moment disabling prefetch is a one-way street.  There is no mechanism
249*4882a593Smuzhiyun  * in place to turn prefetch back on after it has been disabled.  There is
250*4882a593Smuzhiyun  * no reason it couldn't be done, it would just be more complex to implement.
251*4882a593Smuzhiyun  */
bcom_disable_prefetch(void)252*4882a593Smuzhiyun static inline void bcom_disable_prefetch(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u16 regval;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	regval = in_be16(&bcom_eng->regs->PtdCntrl);
257*4882a593Smuzhiyun 	out_be16(&bcom_eng->regs->PtdCntrl, regval | 1);
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static inline void
bcom_enable_task(int task)261*4882a593Smuzhiyun bcom_enable_task(int task)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun         u16 reg;
264*4882a593Smuzhiyun         reg = in_be16(&bcom_eng->regs->tcr[task]);
265*4882a593Smuzhiyun         out_be16(&bcom_eng->regs->tcr[task],  reg | TASK_ENABLE);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static inline void
bcom_disable_task(int task)269*4882a593Smuzhiyun bcom_disable_task(int task)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun         u16 reg = in_be16(&bcom_eng->regs->tcr[task]);
272*4882a593Smuzhiyun         out_be16(&bcom_eng->regs->tcr[task], reg & ~TASK_ENABLE);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static inline u32 *
bcom_task_desc(int task)277*4882a593Smuzhiyun bcom_task_desc(int task)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return bcom_sram_pa2va(bcom_eng->tdt[task].start);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static inline int
bcom_task_num_descs(int task)283*4882a593Smuzhiyun bcom_task_num_descs(int task)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	return (bcom_eng->tdt[task].stop - bcom_eng->tdt[task].start)/sizeof(u32) + 1;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static inline u32 *
bcom_task_var(int task)289*4882a593Smuzhiyun bcom_task_var(int task)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	return bcom_sram_pa2va(bcom_eng->tdt[task].var);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static inline u32 *
bcom_task_inc(int task)295*4882a593Smuzhiyun bcom_task_inc(int task)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	return &bcom_task_var(task)[BCOM_MAX_VAR];
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static inline int
bcom_drd_is_extended(u32 desc)302*4882a593Smuzhiyun bcom_drd_is_extended(u32 desc)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	return (desc) & BCOM_DRD_EXTENDED;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static inline int
bcom_desc_is_drd(u32 desc)308*4882a593Smuzhiyun bcom_desc_is_drd(u32 desc)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	return !(desc & BCOM_LCD_MASK) && desc != BCOM_DESC_NOP;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static inline int
bcom_desc_initiator(u32 desc)314*4882a593Smuzhiyun bcom_desc_initiator(u32 desc)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	return (desc >> BCOM_DRD_INITIATOR_SHIFT) & 0x1f;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static inline void
bcom_set_desc_initiator(u32 * desc,int initiator)320*4882a593Smuzhiyun bcom_set_desc_initiator(u32 *desc, int initiator)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	*desc = (*desc & ~(0x1f << BCOM_DRD_INITIATOR_SHIFT)) |
323*4882a593Smuzhiyun 			((initiator & 0x1f) << BCOM_DRD_INITIATOR_SHIFT);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static inline void
bcom_set_task_pragma(int task,int pragma)328*4882a593Smuzhiyun bcom_set_task_pragma(int task, int pragma)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	u32 *fdt = &bcom_eng->tdt[task].fdt;
331*4882a593Smuzhiyun 	*fdt = (*fdt & ~0xff) | pragma;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static inline void
bcom_set_task_auto_start(int task,int next_task)335*4882a593Smuzhiyun bcom_set_task_auto_start(int task, int next_task)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	u16 __iomem *tcr = &bcom_eng->regs->tcr[task];
338*4882a593Smuzhiyun 	out_be16(tcr, (in_be16(tcr) & ~0xff) | 0x00c0 | next_task);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static inline void
bcom_set_tcr_initiator(int task,int initiator)342*4882a593Smuzhiyun bcom_set_tcr_initiator(int task, int initiator)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	u16 __iomem *tcr = &bcom_eng->regs->tcr[task];
345*4882a593Smuzhiyun 	out_be16(tcr, (in_be16(tcr) & ~0x1f00) | ((initiator & 0x1f) << 8));
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #endif /* __BESTCOMM_PRIV_H__ */
350*4882a593Smuzhiyun 
351