xref: /OK3568_Linux_fs/kernel/include/linux/fsl-diu-fb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Freescale DIU Frame Buffer device driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Authors: Hongjun Chen <hong-jun.chen@freescale.com>
8*4882a593Smuzhiyun  *           Paul Widmer <paul.widmer@freescale.com>
9*4882a593Smuzhiyun  *           Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
10*4882a593Smuzhiyun  *           York Sun <yorksun@freescale.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *   Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef __FSL_DIU_FB_H__
16*4882a593Smuzhiyun #define __FSL_DIU_FB_H__
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct mfb_chroma_key {
21*4882a593Smuzhiyun 	int enable;
22*4882a593Smuzhiyun 	__u8  red_max;
23*4882a593Smuzhiyun 	__u8  green_max;
24*4882a593Smuzhiyun 	__u8  blue_max;
25*4882a593Smuzhiyun 	__u8  red_min;
26*4882a593Smuzhiyun 	__u8  green_min;
27*4882a593Smuzhiyun 	__u8  blue_min;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct aoi_display_offset {
31*4882a593Smuzhiyun 	__s32 x_aoi_d;
32*4882a593Smuzhiyun 	__s32 y_aoi_d;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define MFB_SET_CHROMA_KEY	_IOW('M', 1, struct mfb_chroma_key)
36*4882a593Smuzhiyun #define MFB_SET_BRIGHTNESS	_IOW('M', 3, __u8)
37*4882a593Smuzhiyun #define MFB_SET_ALPHA		_IOW('M', 0, __u8)
38*4882a593Smuzhiyun #define MFB_GET_ALPHA		_IOR('M', 0, __u8)
39*4882a593Smuzhiyun #define MFB_SET_AOID		_IOW('M', 4, struct aoi_display_offset)
40*4882a593Smuzhiyun #define MFB_GET_AOID		_IOR('M', 4, struct aoi_display_offset)
41*4882a593Smuzhiyun #define MFB_SET_PIXFMT		_IOW('M', 8, __u32)
42*4882a593Smuzhiyun #define MFB_GET_PIXFMT		_IOR('M', 8, __u32)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * The MPC5121 BSP comes with a gamma_set utility that initializes the
46*4882a593Smuzhiyun  * gamma table.  Unfortunately, it uses bad values for the IOCTL commands,
47*4882a593Smuzhiyun  * but there's nothing we can do about it now.  These ioctls are only
48*4882a593Smuzhiyun  * supported on the MPC5121.
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun #define MFB_SET_GAMMA		_IOW('M', 1, __u8)
51*4882a593Smuzhiyun #define MFB_GET_GAMMA		_IOR('M', 1, __u8)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * The original definitions of MFB_SET_PIXFMT and MFB_GET_PIXFMT used the
55*4882a593Smuzhiyun  * wrong value for 'size' field of the ioctl.  The current macros above use the
56*4882a593Smuzhiyun  * right size, but we still need to provide backwards compatibility, at least
57*4882a593Smuzhiyun  * for a while.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define MFB_SET_PIXFMT_OLD	0x80014d08
60*4882a593Smuzhiyun #define MFB_GET_PIXFMT_OLD	0x40014d08
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #ifdef __KERNEL__
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * These are the fields of area descriptor(in DDR memory) for every plane
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun struct diu_ad {
68*4882a593Smuzhiyun 	/* Word 0(32-bit) in DDR memory */
69*4882a593Smuzhiyun /* 	__u16 comp; */
70*4882a593Smuzhiyun /* 	__u16 pixel_s:2; */
71*4882a593Smuzhiyun /* 	__u16 palette:1; */
72*4882a593Smuzhiyun /* 	__u16 red_c:2; */
73*4882a593Smuzhiyun /* 	__u16 green_c:2; */
74*4882a593Smuzhiyun /* 	__u16 blue_c:2; */
75*4882a593Smuzhiyun /* 	__u16 alpha_c:3; */
76*4882a593Smuzhiyun /* 	__u16 byte_f:1; */
77*4882a593Smuzhiyun /* 	__u16 res0:3; */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	__be32 pix_fmt; /* hard coding pixel format */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Word 1(32-bit) in DDR memory */
82*4882a593Smuzhiyun 	__le32 addr;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Word 2(32-bit) in DDR memory */
85*4882a593Smuzhiyun /* 	__u32 delta_xs:11; */
86*4882a593Smuzhiyun /* 	__u32 res1:1; */
87*4882a593Smuzhiyun /* 	__u32 delta_ys:11; */
88*4882a593Smuzhiyun /* 	__u32 res2:1; */
89*4882a593Smuzhiyun /* 	__u32 g_alpha:8; */
90*4882a593Smuzhiyun 	__le32 src_size_g_alpha;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Word 3(32-bit) in DDR memory */
93*4882a593Smuzhiyun /* 	__u32 delta_xi:11; */
94*4882a593Smuzhiyun /* 	__u32 res3:5; */
95*4882a593Smuzhiyun /* 	__u32 delta_yi:11; */
96*4882a593Smuzhiyun /* 	__u32 res4:3; */
97*4882a593Smuzhiyun /* 	__u32 flip:2; */
98*4882a593Smuzhiyun 	__le32 aoi_size;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Word 4(32-bit) in DDR memory */
101*4882a593Smuzhiyun 	/*__u32 offset_xi:11;
102*4882a593Smuzhiyun 	__u32 res5:5;
103*4882a593Smuzhiyun 	__u32 offset_yi:11;
104*4882a593Smuzhiyun 	__u32 res6:5;
105*4882a593Smuzhiyun 	*/
106*4882a593Smuzhiyun 	__le32 offset_xyi;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Word 5(32-bit) in DDR memory */
109*4882a593Smuzhiyun 	/*__u32 offset_xd:11;
110*4882a593Smuzhiyun 	__u32 res7:5;
111*4882a593Smuzhiyun 	__u32 offset_yd:11;
112*4882a593Smuzhiyun 	__u32 res8:5; */
113*4882a593Smuzhiyun 	__le32 offset_xyd;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Word 6(32-bit) in DDR memory */
117*4882a593Smuzhiyun 	__u8 ckmax_r;
118*4882a593Smuzhiyun 	__u8 ckmax_g;
119*4882a593Smuzhiyun 	__u8 ckmax_b;
120*4882a593Smuzhiyun 	__u8 res9;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Word 7(32-bit) in DDR memory */
123*4882a593Smuzhiyun 	__u8 ckmin_r;
124*4882a593Smuzhiyun 	__u8 ckmin_g;
125*4882a593Smuzhiyun 	__u8 ckmin_b;
126*4882a593Smuzhiyun 	__u8 res10;
127*4882a593Smuzhiyun /* 	__u32 res10:8; */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Word 8(32-bit) in DDR memory */
130*4882a593Smuzhiyun 	__le32 next_ad;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Word 9(32-bit) in DDR memory, just for 64-bit aligned */
133*4882a593Smuzhiyun 	__u32 paddr;
134*4882a593Smuzhiyun } __attribute__ ((packed));
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* DIU register map */
137*4882a593Smuzhiyun struct diu {
138*4882a593Smuzhiyun 	__be32 desc[3];
139*4882a593Smuzhiyun 	__be32 gamma;
140*4882a593Smuzhiyun 	__be32 palette;
141*4882a593Smuzhiyun 	__be32 cursor;
142*4882a593Smuzhiyun 	__be32 curs_pos;
143*4882a593Smuzhiyun 	__be32 diu_mode;
144*4882a593Smuzhiyun 	__be32 bgnd;
145*4882a593Smuzhiyun 	__be32 bgnd_wb;
146*4882a593Smuzhiyun 	__be32 disp_size;
147*4882a593Smuzhiyun 	__be32 wb_size;
148*4882a593Smuzhiyun 	__be32 wb_mem_addr;
149*4882a593Smuzhiyun 	__be32 hsyn_para;
150*4882a593Smuzhiyun 	__be32 vsyn_para;
151*4882a593Smuzhiyun 	__be32 syn_pol;
152*4882a593Smuzhiyun 	__be32 thresholds;
153*4882a593Smuzhiyun 	__be32 int_status;
154*4882a593Smuzhiyun 	__be32 int_mask;
155*4882a593Smuzhiyun 	__be32 colorbar[8];
156*4882a593Smuzhiyun 	__be32 filling;
157*4882a593Smuzhiyun 	__be32 plut;
158*4882a593Smuzhiyun } __attribute__ ((packed));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * Modes of operation of DIU.  The DIU supports five different modes, but
162*4882a593Smuzhiyun  * the driver only supports modes 0 and 1.
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun #define MFB_MODE0	0	/* DIU off */
165*4882a593Smuzhiyun #define MFB_MODE1	1	/* All three planes output to display */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #endif /* __KERNEL__ */
168*4882a593Smuzhiyun #endif /* __FSL_DIU_FB_H__ */
169