xref: /OK3568_Linux_fs/kernel/include/linux/cper.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * UEFI Common Platform Error Record
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010, Intel Corp.
6*4882a593Smuzhiyun  *	Author: Huang Ying <ying.huang@intel.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef LINUX_CPER_H
10*4882a593Smuzhiyun #define LINUX_CPER_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/uuid.h>
13*4882a593Smuzhiyun #include <linux/trace_seq.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* CPER record signature and the size */
16*4882a593Smuzhiyun #define CPER_SIG_RECORD				"CPER"
17*4882a593Smuzhiyun #define CPER_SIG_SIZE				4
18*4882a593Smuzhiyun /* Used in signature_end field in struct cper_record_header */
19*4882a593Smuzhiyun #define CPER_SIG_END				0xffffffff
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * CPER record header revision, used in revision field in struct
23*4882a593Smuzhiyun  * cper_record_header
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #define CPER_RECORD_REV				0x0100
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * CPER record length contains the CPER fields which are relevant for further
29*4882a593Smuzhiyun  * handling of a memory error in userspace (we don't carry all the fields
30*4882a593Smuzhiyun  * defined in the UEFI spec because some of them don't make any sense.)
31*4882a593Smuzhiyun  * Currently, a length of 256 should be more than enough.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #define CPER_REC_LEN					256
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Severity definition for error_severity in struct cper_record_header
36*4882a593Smuzhiyun  * and section_severity in struct cper_section_descriptor
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun enum {
39*4882a593Smuzhiyun 	CPER_SEV_RECOVERABLE,
40*4882a593Smuzhiyun 	CPER_SEV_FATAL,
41*4882a593Smuzhiyun 	CPER_SEV_CORRECTED,
42*4882a593Smuzhiyun 	CPER_SEV_INFORMATIONAL,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * Validation bits definition for validation_bits in struct
47*4882a593Smuzhiyun  * cper_record_header. If set, corresponding fields in struct
48*4882a593Smuzhiyun  * cper_record_header contain valid information.
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun #define CPER_VALID_PLATFORM_ID			0x0001
51*4882a593Smuzhiyun #define CPER_VALID_TIMESTAMP			0x0002
52*4882a593Smuzhiyun #define CPER_VALID_PARTITION_ID			0x0004
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Notification type used to generate error record, used in
56*4882a593Smuzhiyun  * notification_type in struct cper_record_header.  These UUIDs are defined
57*4882a593Smuzhiyun  * in the UEFI spec v2.7, sec N.2.1.
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Corrected Machine Check */
61*4882a593Smuzhiyun #define CPER_NOTIFY_CMC							\
62*4882a593Smuzhiyun 	GUID_INIT(0x2DCE8BB1, 0xBDD7, 0x450e, 0xB9, 0xAD, 0x9C, 0xF4,	\
63*4882a593Smuzhiyun 		  0xEB, 0xD4, 0xF8, 0x90)
64*4882a593Smuzhiyun /* Corrected Platform Error */
65*4882a593Smuzhiyun #define CPER_NOTIFY_CPE							\
66*4882a593Smuzhiyun 	GUID_INIT(0x4E292F96, 0xD843, 0x4a55, 0xA8, 0xC2, 0xD4, 0x81,	\
67*4882a593Smuzhiyun 		  0xF2, 0x7E, 0xBE, 0xEE)
68*4882a593Smuzhiyun /* Machine Check Exception */
69*4882a593Smuzhiyun #define CPER_NOTIFY_MCE							\
70*4882a593Smuzhiyun 	GUID_INIT(0xE8F56FFE, 0x919C, 0x4cc5, 0xBA, 0x88, 0x65, 0xAB,	\
71*4882a593Smuzhiyun 		  0xE1, 0x49, 0x13, 0xBB)
72*4882a593Smuzhiyun /* PCI Express Error */
73*4882a593Smuzhiyun #define CPER_NOTIFY_PCIE						\
74*4882a593Smuzhiyun 	GUID_INIT(0xCF93C01F, 0x1A16, 0x4dfc, 0xB8, 0xBC, 0x9C, 0x4D,	\
75*4882a593Smuzhiyun 		  0xAF, 0x67, 0xC1, 0x04)
76*4882a593Smuzhiyun /* INIT Record (for IPF) */
77*4882a593Smuzhiyun #define CPER_NOTIFY_INIT						\
78*4882a593Smuzhiyun 	GUID_INIT(0xCC5263E8, 0x9308, 0x454a, 0x89, 0xD0, 0x34, 0x0B,	\
79*4882a593Smuzhiyun 		  0xD3, 0x9B, 0xC9, 0x8E)
80*4882a593Smuzhiyun /* Non-Maskable Interrupt */
81*4882a593Smuzhiyun #define CPER_NOTIFY_NMI							\
82*4882a593Smuzhiyun 	GUID_INIT(0x5BAD89FF, 0xB7E6, 0x42c9, 0x81, 0x4A, 0xCF, 0x24,	\
83*4882a593Smuzhiyun 		  0x85, 0xD6, 0xE9, 0x8A)
84*4882a593Smuzhiyun /* BOOT Error Record */
85*4882a593Smuzhiyun #define CPER_NOTIFY_BOOT						\
86*4882a593Smuzhiyun 	GUID_INIT(0x3D61A466, 0xAB40, 0x409a, 0xA6, 0x98, 0xF3, 0x62,	\
87*4882a593Smuzhiyun 		  0xD4, 0x64, 0xB3, 0x8F)
88*4882a593Smuzhiyun /* DMA Remapping Error */
89*4882a593Smuzhiyun #define CPER_NOTIFY_DMAR						\
90*4882a593Smuzhiyun 	GUID_INIT(0x667DD791, 0xC6B3, 0x4c27, 0x8A, 0x6B, 0x0F, 0x8E,	\
91*4882a593Smuzhiyun 		  0x72, 0x2D, 0xEB, 0x41)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Flags bits definitions for flags in struct cper_record_header
95*4882a593Smuzhiyun  * If set, the error has been recovered
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun #define CPER_HW_ERROR_FLAGS_RECOVERED		0x1
98*4882a593Smuzhiyun /* If set, the error is for previous boot */
99*4882a593Smuzhiyun #define CPER_HW_ERROR_FLAGS_PREVERR		0x2
100*4882a593Smuzhiyun /* If set, the error is injected for testing */
101*4882a593Smuzhiyun #define CPER_HW_ERROR_FLAGS_SIMULATED		0x4
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * CPER section header revision, used in revision field in struct
105*4882a593Smuzhiyun  * cper_section_descriptor
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define CPER_SEC_REV				0x0100
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * Validation bits definition for validation_bits in struct
111*4882a593Smuzhiyun  * cper_section_descriptor. If set, corresponding fields in struct
112*4882a593Smuzhiyun  * cper_section_descriptor contain valid information.
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun #define CPER_SEC_VALID_FRU_ID			0x1
115*4882a593Smuzhiyun #define CPER_SEC_VALID_FRU_TEXT			0x2
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * Flags bits definitions for flags in struct cper_section_descriptor
119*4882a593Smuzhiyun  *
120*4882a593Smuzhiyun  * If set, the section is associated with the error condition
121*4882a593Smuzhiyun  * directly, and should be focused on
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define CPER_SEC_PRIMARY			0x0001
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * If set, the error was not contained within the processor or memory
126*4882a593Smuzhiyun  * hierarchy and the error may have propagated to persistent storage
127*4882a593Smuzhiyun  * or network
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define CPER_SEC_CONTAINMENT_WARNING		0x0002
130*4882a593Smuzhiyun /* If set, the component must be re-initialized or re-enabled prior to use */
131*4882a593Smuzhiyun #define CPER_SEC_RESET				0x0004
132*4882a593Smuzhiyun /* If set, Linux may choose to discontinue use of the resource */
133*4882a593Smuzhiyun #define CPER_SEC_ERROR_THRESHOLD_EXCEEDED	0x0008
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * If set, resource could not be queried for error information due to
136*4882a593Smuzhiyun  * conflicts with other system software or resources. Some fields of
137*4882a593Smuzhiyun  * the section will be invalid
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define CPER_SEC_RESOURCE_NOT_ACCESSIBLE	0x0010
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * If set, action has been taken to ensure error containment (such as
142*4882a593Smuzhiyun  * poisoning data), but the error has not been fully corrected and the
143*4882a593Smuzhiyun  * data has not been consumed. Linux may choose to take further
144*4882a593Smuzhiyun  * corrective action before the data is consumed
145*4882a593Smuzhiyun  */
146*4882a593Smuzhiyun #define CPER_SEC_LATENT_ERROR			0x0020
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * Section type definitions, used in section_type field in struct
150*4882a593Smuzhiyun  * cper_section_descriptor.  These UUIDs are defined in the UEFI spec
151*4882a593Smuzhiyun  * v2.7, sec N.2.2.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Processor Generic */
155*4882a593Smuzhiyun #define CPER_SEC_PROC_GENERIC						\
156*4882a593Smuzhiyun 	GUID_INIT(0x9876CCAD, 0x47B4, 0x4bdb, 0xB6, 0x5E, 0x16, 0xF1,	\
157*4882a593Smuzhiyun 		  0x93, 0xC4, 0xF3, 0xDB)
158*4882a593Smuzhiyun /* Processor Specific: X86/X86_64 */
159*4882a593Smuzhiyun #define CPER_SEC_PROC_IA						\
160*4882a593Smuzhiyun 	GUID_INIT(0xDC3EA0B0, 0xA144, 0x4797, 0xB9, 0x5B, 0x53, 0xFA,	\
161*4882a593Smuzhiyun 		  0x24, 0x2B, 0x6E, 0x1D)
162*4882a593Smuzhiyun /* Processor Specific: IA64 */
163*4882a593Smuzhiyun #define CPER_SEC_PROC_IPF						\
164*4882a593Smuzhiyun 	GUID_INIT(0xE429FAF1, 0x3CB7, 0x11D4, 0x0B, 0xCA, 0x07, 0x00,	\
165*4882a593Smuzhiyun 		  0x80, 0xC7, 0x3C, 0x88, 0x81)
166*4882a593Smuzhiyun /* Processor Specific: ARM */
167*4882a593Smuzhiyun #define CPER_SEC_PROC_ARM						\
168*4882a593Smuzhiyun 	GUID_INIT(0xE19E3D16, 0xBC11, 0x11E4, 0x9C, 0xAA, 0xC2, 0x05,	\
169*4882a593Smuzhiyun 		  0x1D, 0x5D, 0x46, 0xB0)
170*4882a593Smuzhiyun /* Platform Memory */
171*4882a593Smuzhiyun #define CPER_SEC_PLATFORM_MEM						\
172*4882a593Smuzhiyun 	GUID_INIT(0xA5BC1114, 0x6F64, 0x4EDE, 0xB8, 0x63, 0x3E, 0x83,	\
173*4882a593Smuzhiyun 		  0xED, 0x7C, 0x83, 0xB1)
174*4882a593Smuzhiyun #define CPER_SEC_PCIE							\
175*4882a593Smuzhiyun 	GUID_INIT(0xD995E954, 0xBBC1, 0x430F, 0xAD, 0x91, 0xB4, 0x4D,	\
176*4882a593Smuzhiyun 		  0xCB, 0x3C, 0x6F, 0x35)
177*4882a593Smuzhiyun /* Firmware Error Record Reference */
178*4882a593Smuzhiyun #define CPER_SEC_FW_ERR_REC_REF						\
179*4882a593Smuzhiyun 	GUID_INIT(0x81212A96, 0x09ED, 0x4996, 0x94, 0x71, 0x8D, 0x72,	\
180*4882a593Smuzhiyun 		  0x9C, 0x8E, 0x69, 0xED)
181*4882a593Smuzhiyun /* PCI/PCI-X Bus */
182*4882a593Smuzhiyun #define CPER_SEC_PCI_X_BUS						\
183*4882a593Smuzhiyun 	GUID_INIT(0xC5753963, 0x3B84, 0x4095, 0xBF, 0x78, 0xED, 0xDA,	\
184*4882a593Smuzhiyun 		  0xD3, 0xF9, 0xC9, 0xDD)
185*4882a593Smuzhiyun /* PCI Component/Device */
186*4882a593Smuzhiyun #define CPER_SEC_PCI_DEV						\
187*4882a593Smuzhiyun 	GUID_INIT(0xEB5E4685, 0xCA66, 0x4769, 0xB6, 0xA2, 0x26, 0x06,	\
188*4882a593Smuzhiyun 		  0x8B, 0x00, 0x13, 0x26)
189*4882a593Smuzhiyun #define CPER_SEC_DMAR_GENERIC						\
190*4882a593Smuzhiyun 	GUID_INIT(0x5B51FEF7, 0xC79D, 0x4434, 0x8F, 0x1B, 0xAA, 0x62,	\
191*4882a593Smuzhiyun 		  0xDE, 0x3E, 0x2C, 0x64)
192*4882a593Smuzhiyun /* Intel VT for Directed I/O specific DMAr */
193*4882a593Smuzhiyun #define CPER_SEC_DMAR_VT						\
194*4882a593Smuzhiyun 	GUID_INIT(0x71761D37, 0x32B2, 0x45cd, 0xA7, 0xD0, 0xB0, 0xFE,	\
195*4882a593Smuzhiyun 		  0xDD, 0x93, 0xE8, 0xCF)
196*4882a593Smuzhiyun /* IOMMU specific DMAr */
197*4882a593Smuzhiyun #define CPER_SEC_DMAR_IOMMU						\
198*4882a593Smuzhiyun 	GUID_INIT(0x036F84E1, 0x7F37, 0x428c, 0xA7, 0x9E, 0x57, 0x5F,	\
199*4882a593Smuzhiyun 		  0xDF, 0xAA, 0x84, 0xEC)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define CPER_PROC_VALID_TYPE			0x0001
202*4882a593Smuzhiyun #define CPER_PROC_VALID_ISA			0x0002
203*4882a593Smuzhiyun #define CPER_PROC_VALID_ERROR_TYPE		0x0004
204*4882a593Smuzhiyun #define CPER_PROC_VALID_OPERATION		0x0008
205*4882a593Smuzhiyun #define CPER_PROC_VALID_FLAGS			0x0010
206*4882a593Smuzhiyun #define CPER_PROC_VALID_LEVEL			0x0020
207*4882a593Smuzhiyun #define CPER_PROC_VALID_VERSION			0x0040
208*4882a593Smuzhiyun #define CPER_PROC_VALID_BRAND_INFO		0x0080
209*4882a593Smuzhiyun #define CPER_PROC_VALID_ID			0x0100
210*4882a593Smuzhiyun #define CPER_PROC_VALID_TARGET_ADDRESS		0x0200
211*4882a593Smuzhiyun #define CPER_PROC_VALID_REQUESTOR_ID		0x0400
212*4882a593Smuzhiyun #define CPER_PROC_VALID_RESPONDER_ID		0x0800
213*4882a593Smuzhiyun #define CPER_PROC_VALID_IP			0x1000
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define CPER_MEM_VALID_ERROR_STATUS		0x0001
216*4882a593Smuzhiyun #define CPER_MEM_VALID_PA			0x0002
217*4882a593Smuzhiyun #define CPER_MEM_VALID_PA_MASK			0x0004
218*4882a593Smuzhiyun #define CPER_MEM_VALID_NODE			0x0008
219*4882a593Smuzhiyun #define CPER_MEM_VALID_CARD			0x0010
220*4882a593Smuzhiyun #define CPER_MEM_VALID_MODULE			0x0020
221*4882a593Smuzhiyun #define CPER_MEM_VALID_BANK			0x0040
222*4882a593Smuzhiyun #define CPER_MEM_VALID_DEVICE			0x0080
223*4882a593Smuzhiyun #define CPER_MEM_VALID_ROW			0x0100
224*4882a593Smuzhiyun #define CPER_MEM_VALID_COLUMN			0x0200
225*4882a593Smuzhiyun #define CPER_MEM_VALID_BIT_POSITION		0x0400
226*4882a593Smuzhiyun #define CPER_MEM_VALID_REQUESTOR_ID		0x0800
227*4882a593Smuzhiyun #define CPER_MEM_VALID_RESPONDER_ID		0x1000
228*4882a593Smuzhiyun #define CPER_MEM_VALID_TARGET_ID		0x2000
229*4882a593Smuzhiyun #define CPER_MEM_VALID_ERROR_TYPE		0x4000
230*4882a593Smuzhiyun #define CPER_MEM_VALID_RANK_NUMBER		0x8000
231*4882a593Smuzhiyun #define CPER_MEM_VALID_CARD_HANDLE		0x10000
232*4882a593Smuzhiyun #define CPER_MEM_VALID_MODULE_HANDLE		0x20000
233*4882a593Smuzhiyun #define CPER_MEM_VALID_ROW_EXT			0x40000
234*4882a593Smuzhiyun #define CPER_MEM_VALID_BANK_GROUP		0x80000
235*4882a593Smuzhiyun #define CPER_MEM_VALID_BANK_ADDRESS		0x100000
236*4882a593Smuzhiyun #define CPER_MEM_VALID_CHIP_ID			0x200000
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define CPER_MEM_EXT_ROW_MASK			0x3
239*4882a593Smuzhiyun #define CPER_MEM_EXT_ROW_SHIFT			16
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define CPER_MEM_BANK_ADDRESS_MASK		0xff
242*4882a593Smuzhiyun #define CPER_MEM_BANK_GROUP_SHIFT		8
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define CPER_MEM_CHIP_ID_SHIFT			5
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define CPER_PCIE_VALID_PORT_TYPE		0x0001
247*4882a593Smuzhiyun #define CPER_PCIE_VALID_VERSION			0x0002
248*4882a593Smuzhiyun #define CPER_PCIE_VALID_COMMAND_STATUS		0x0004
249*4882a593Smuzhiyun #define CPER_PCIE_VALID_DEVICE_ID		0x0008
250*4882a593Smuzhiyun #define CPER_PCIE_VALID_SERIAL_NUMBER		0x0010
251*4882a593Smuzhiyun #define CPER_PCIE_VALID_BRIDGE_CONTROL_STATUS	0x0020
252*4882a593Smuzhiyun #define CPER_PCIE_VALID_CAPABILITY		0x0040
253*4882a593Smuzhiyun #define CPER_PCIE_VALID_AER_INFO		0x0080
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define CPER_PCIE_SLOT_SHIFT			3
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define CPER_ARM_VALID_MPIDR			BIT(0)
258*4882a593Smuzhiyun #define CPER_ARM_VALID_AFFINITY_LEVEL		BIT(1)
259*4882a593Smuzhiyun #define CPER_ARM_VALID_RUNNING_STATE		BIT(2)
260*4882a593Smuzhiyun #define CPER_ARM_VALID_VENDOR_INFO		BIT(3)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define CPER_ARM_INFO_VALID_MULTI_ERR		BIT(0)
263*4882a593Smuzhiyun #define CPER_ARM_INFO_VALID_FLAGS		BIT(1)
264*4882a593Smuzhiyun #define CPER_ARM_INFO_VALID_ERR_INFO		BIT(2)
265*4882a593Smuzhiyun #define CPER_ARM_INFO_VALID_VIRT_ADDR		BIT(3)
266*4882a593Smuzhiyun #define CPER_ARM_INFO_VALID_PHYSICAL_ADDR	BIT(4)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define CPER_ARM_INFO_FLAGS_FIRST		BIT(0)
269*4882a593Smuzhiyun #define CPER_ARM_INFO_FLAGS_LAST		BIT(1)
270*4882a593Smuzhiyun #define CPER_ARM_INFO_FLAGS_PROPAGATED		BIT(2)
271*4882a593Smuzhiyun #define CPER_ARM_INFO_FLAGS_OVERFLOW		BIT(3)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define CPER_ARM_CACHE_ERROR			0
274*4882a593Smuzhiyun #define CPER_ARM_TLB_ERROR			1
275*4882a593Smuzhiyun #define CPER_ARM_BUS_ERROR			2
276*4882a593Smuzhiyun #define CPER_ARM_VENDOR_ERROR			3
277*4882a593Smuzhiyun #define CPER_ARM_MAX_TYPE			CPER_ARM_VENDOR_ERROR
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_TRANSACTION_TYPE	BIT(0)
280*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_OPERATION_TYPE	BIT(1)
281*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_LEVEL		BIT(2)
282*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_PROC_CONTEXT_CORRUPT	BIT(3)
283*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_CORRECTED		BIT(4)
284*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_PRECISE_PC		BIT(5)
285*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_RESTARTABLE_PC	BIT(6)
286*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_PARTICIPATION_TYPE	BIT(7)
287*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_TIME_OUT		BIT(8)
288*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_ADDRESS_SPACE	BIT(9)
289*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_MEM_ATTRIBUTES	BIT(10)
290*4882a593Smuzhiyun #define CPER_ARM_ERR_VALID_ACCESS_MODE		BIT(11)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define CPER_ARM_ERR_TRANSACTION_SHIFT		16
293*4882a593Smuzhiyun #define CPER_ARM_ERR_TRANSACTION_MASK		GENMASK(1,0)
294*4882a593Smuzhiyun #define CPER_ARM_ERR_OPERATION_SHIFT		18
295*4882a593Smuzhiyun #define CPER_ARM_ERR_OPERATION_MASK		GENMASK(3,0)
296*4882a593Smuzhiyun #define CPER_ARM_ERR_LEVEL_SHIFT		22
297*4882a593Smuzhiyun #define CPER_ARM_ERR_LEVEL_MASK			GENMASK(2,0)
298*4882a593Smuzhiyun #define CPER_ARM_ERR_PC_CORRUPT_SHIFT		25
299*4882a593Smuzhiyun #define CPER_ARM_ERR_PC_CORRUPT_MASK		GENMASK(0,0)
300*4882a593Smuzhiyun #define CPER_ARM_ERR_CORRECTED_SHIFT		26
301*4882a593Smuzhiyun #define CPER_ARM_ERR_CORRECTED_MASK		GENMASK(0,0)
302*4882a593Smuzhiyun #define CPER_ARM_ERR_PRECISE_PC_SHIFT		27
303*4882a593Smuzhiyun #define CPER_ARM_ERR_PRECISE_PC_MASK		GENMASK(0,0)
304*4882a593Smuzhiyun #define CPER_ARM_ERR_RESTARTABLE_PC_SHIFT	28
305*4882a593Smuzhiyun #define CPER_ARM_ERR_RESTARTABLE_PC_MASK	GENMASK(0,0)
306*4882a593Smuzhiyun #define CPER_ARM_ERR_PARTICIPATION_TYPE_SHIFT	29
307*4882a593Smuzhiyun #define CPER_ARM_ERR_PARTICIPATION_TYPE_MASK	GENMASK(1,0)
308*4882a593Smuzhiyun #define CPER_ARM_ERR_TIME_OUT_SHIFT		31
309*4882a593Smuzhiyun #define CPER_ARM_ERR_TIME_OUT_MASK		GENMASK(0,0)
310*4882a593Smuzhiyun #define CPER_ARM_ERR_ADDRESS_SPACE_SHIFT	32
311*4882a593Smuzhiyun #define CPER_ARM_ERR_ADDRESS_SPACE_MASK		GENMASK(1,0)
312*4882a593Smuzhiyun #define CPER_ARM_ERR_MEM_ATTRIBUTES_SHIFT	34
313*4882a593Smuzhiyun #define CPER_ARM_ERR_MEM_ATTRIBUTES_MASK	GENMASK(8,0)
314*4882a593Smuzhiyun #define CPER_ARM_ERR_ACCESS_MODE_SHIFT		43
315*4882a593Smuzhiyun #define CPER_ARM_ERR_ACCESS_MODE_MASK		GENMASK(0,0)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun  * All tables and structs must be byte-packed to match CPER
319*4882a593Smuzhiyun  * specification, since the tables are provided by the system BIOS
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #pragma pack(1)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* Record Header, UEFI v2.7 sec N.2.1 */
324*4882a593Smuzhiyun struct cper_record_header {
325*4882a593Smuzhiyun 	char	signature[CPER_SIG_SIZE];	/* must be CPER_SIG_RECORD */
326*4882a593Smuzhiyun 	u16	revision;			/* must be CPER_RECORD_REV */
327*4882a593Smuzhiyun 	u32	signature_end;			/* must be CPER_SIG_END */
328*4882a593Smuzhiyun 	u16	section_count;
329*4882a593Smuzhiyun 	u32	error_severity;
330*4882a593Smuzhiyun 	u32	validation_bits;
331*4882a593Smuzhiyun 	u32	record_length;
332*4882a593Smuzhiyun 	u64	timestamp;
333*4882a593Smuzhiyun 	guid_t	platform_id;
334*4882a593Smuzhiyun 	guid_t	partition_id;
335*4882a593Smuzhiyun 	guid_t	creator_id;
336*4882a593Smuzhiyun 	guid_t	notification_type;
337*4882a593Smuzhiyun 	u64	record_id;
338*4882a593Smuzhiyun 	u32	flags;
339*4882a593Smuzhiyun 	u64	persistence_information;
340*4882a593Smuzhiyun 	u8	reserved[12];			/* must be zero */
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* Section Descriptor, UEFI v2.7 sec N.2.2 */
344*4882a593Smuzhiyun struct cper_section_descriptor {
345*4882a593Smuzhiyun 	u32	section_offset;		/* Offset in bytes of the
346*4882a593Smuzhiyun 					 *  section body from the base
347*4882a593Smuzhiyun 					 *  of the record header */
348*4882a593Smuzhiyun 	u32	section_length;
349*4882a593Smuzhiyun 	u16	revision;		/* must be CPER_RECORD_REV */
350*4882a593Smuzhiyun 	u8	validation_bits;
351*4882a593Smuzhiyun 	u8	reserved;		/* must be zero */
352*4882a593Smuzhiyun 	u32	flags;
353*4882a593Smuzhiyun 	guid_t	section_type;
354*4882a593Smuzhiyun 	guid_t	fru_id;
355*4882a593Smuzhiyun 	u32	section_severity;
356*4882a593Smuzhiyun 	u8	fru_text[20];
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* Generic Processor Error Section, UEFI v2.7 sec N.2.4.1 */
360*4882a593Smuzhiyun struct cper_sec_proc_generic {
361*4882a593Smuzhiyun 	u64	validation_bits;
362*4882a593Smuzhiyun 	u8	proc_type;
363*4882a593Smuzhiyun 	u8	proc_isa;
364*4882a593Smuzhiyun 	u8	proc_error_type;
365*4882a593Smuzhiyun 	u8	operation;
366*4882a593Smuzhiyun 	u8	flags;
367*4882a593Smuzhiyun 	u8	level;
368*4882a593Smuzhiyun 	u16	reserved;
369*4882a593Smuzhiyun 	u64	cpu_version;
370*4882a593Smuzhiyun 	char	cpu_brand[128];
371*4882a593Smuzhiyun 	u64	proc_id;
372*4882a593Smuzhiyun 	u64	target_addr;
373*4882a593Smuzhiyun 	u64	requestor_id;
374*4882a593Smuzhiyun 	u64	responder_id;
375*4882a593Smuzhiyun 	u64	ip;
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* IA32/X64 Processor Error Section, UEFI v2.7 sec N.2.4.2 */
379*4882a593Smuzhiyun struct cper_sec_proc_ia {
380*4882a593Smuzhiyun 	u64	validation_bits;
381*4882a593Smuzhiyun 	u64	lapic_id;
382*4882a593Smuzhiyun 	u8	cpuid[48];
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /* IA32/X64 Processor Error Information Structure, UEFI v2.7 sec N.2.4.2.1 */
386*4882a593Smuzhiyun struct cper_ia_err_info {
387*4882a593Smuzhiyun 	guid_t	err_type;
388*4882a593Smuzhiyun 	u64	validation_bits;
389*4882a593Smuzhiyun 	u64	check_info;
390*4882a593Smuzhiyun 	u64	target_id;
391*4882a593Smuzhiyun 	u64	requestor_id;
392*4882a593Smuzhiyun 	u64	responder_id;
393*4882a593Smuzhiyun 	u64	ip;
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* IA32/X64 Processor Context Information Structure, UEFI v2.7 sec N.2.4.2.2 */
397*4882a593Smuzhiyun struct cper_ia_proc_ctx {
398*4882a593Smuzhiyun 	u16	reg_ctx_type;
399*4882a593Smuzhiyun 	u16	reg_arr_size;
400*4882a593Smuzhiyun 	u32	msr_addr;
401*4882a593Smuzhiyun 	u64	mm_reg_addr;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* ARM Processor Error Section, UEFI v2.7 sec N.2.4.4 */
405*4882a593Smuzhiyun struct cper_sec_proc_arm {
406*4882a593Smuzhiyun 	u32	validation_bits;
407*4882a593Smuzhiyun 	u16	err_info_num;		/* Number of Processor Error Info */
408*4882a593Smuzhiyun 	u16	context_info_num;	/* Number of Processor Context Info Records*/
409*4882a593Smuzhiyun 	u32	section_length;
410*4882a593Smuzhiyun 	u8	affinity_level;
411*4882a593Smuzhiyun 	u8	reserved[3];		/* must be zero */
412*4882a593Smuzhiyun 	u64	mpidr;
413*4882a593Smuzhiyun 	u64	midr;
414*4882a593Smuzhiyun 	u32	running_state;		/* Bit 0 set - Processor running. PSCI = 0 */
415*4882a593Smuzhiyun 	u32	psci_state;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* ARM Processor Error Information Structure, UEFI v2.7 sec N.2.4.4.1 */
419*4882a593Smuzhiyun struct cper_arm_err_info {
420*4882a593Smuzhiyun 	u8	version;
421*4882a593Smuzhiyun 	u8	length;
422*4882a593Smuzhiyun 	u16	validation_bits;
423*4882a593Smuzhiyun 	u8	type;
424*4882a593Smuzhiyun 	u16	multiple_error;
425*4882a593Smuzhiyun 	u8	flags;
426*4882a593Smuzhiyun 	u64	error_info;
427*4882a593Smuzhiyun 	u64	virt_fault_addr;
428*4882a593Smuzhiyun 	u64	physical_fault_addr;
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* ARM Processor Context Information Structure, UEFI v2.7 sec N.2.4.4.2 */
432*4882a593Smuzhiyun struct cper_arm_ctx_info {
433*4882a593Smuzhiyun 	u16	version;
434*4882a593Smuzhiyun 	u16	type;
435*4882a593Smuzhiyun 	u32	size;
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Old Memory Error Section, UEFI v2.1, v2.2 */
439*4882a593Smuzhiyun struct cper_sec_mem_err_old {
440*4882a593Smuzhiyun 	u64	validation_bits;
441*4882a593Smuzhiyun 	u64	error_status;
442*4882a593Smuzhiyun 	u64	physical_addr;
443*4882a593Smuzhiyun 	u64	physical_addr_mask;
444*4882a593Smuzhiyun 	u16	node;
445*4882a593Smuzhiyun 	u16	card;
446*4882a593Smuzhiyun 	u16	module;
447*4882a593Smuzhiyun 	u16	bank;
448*4882a593Smuzhiyun 	u16	device;
449*4882a593Smuzhiyun 	u16	row;
450*4882a593Smuzhiyun 	u16	column;
451*4882a593Smuzhiyun 	u16	bit_pos;
452*4882a593Smuzhiyun 	u64	requestor_id;
453*4882a593Smuzhiyun 	u64	responder_id;
454*4882a593Smuzhiyun 	u64	target_id;
455*4882a593Smuzhiyun 	u8	error_type;
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Memory Error Section (UEFI >= v2.3), UEFI v2.8 sec N.2.5 */
459*4882a593Smuzhiyun struct cper_sec_mem_err {
460*4882a593Smuzhiyun 	u64	validation_bits;
461*4882a593Smuzhiyun 	u64	error_status;
462*4882a593Smuzhiyun 	u64	physical_addr;
463*4882a593Smuzhiyun 	u64	physical_addr_mask;
464*4882a593Smuzhiyun 	u16	node;
465*4882a593Smuzhiyun 	u16	card;
466*4882a593Smuzhiyun 	u16	module;
467*4882a593Smuzhiyun 	u16	bank;
468*4882a593Smuzhiyun 	u16	device;
469*4882a593Smuzhiyun 	u16	row;
470*4882a593Smuzhiyun 	u16	column;
471*4882a593Smuzhiyun 	u16	bit_pos;
472*4882a593Smuzhiyun 	u64	requestor_id;
473*4882a593Smuzhiyun 	u64	responder_id;
474*4882a593Smuzhiyun 	u64	target_id;
475*4882a593Smuzhiyun 	u8	error_type;
476*4882a593Smuzhiyun 	u8	extended;
477*4882a593Smuzhiyun 	u16	rank;
478*4882a593Smuzhiyun 	u16	mem_array_handle;	/* "card handle" in UEFI 2.4 */
479*4882a593Smuzhiyun 	u16	mem_dev_handle;		/* "module handle" in UEFI 2.4 */
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun struct cper_mem_err_compact {
483*4882a593Smuzhiyun 	u64	validation_bits;
484*4882a593Smuzhiyun 	u16	node;
485*4882a593Smuzhiyun 	u16	card;
486*4882a593Smuzhiyun 	u16	module;
487*4882a593Smuzhiyun 	u16	bank;
488*4882a593Smuzhiyun 	u16	device;
489*4882a593Smuzhiyun 	u16	row;
490*4882a593Smuzhiyun 	u16	column;
491*4882a593Smuzhiyun 	u16	bit_pos;
492*4882a593Smuzhiyun 	u64	requestor_id;
493*4882a593Smuzhiyun 	u64	responder_id;
494*4882a593Smuzhiyun 	u64	target_id;
495*4882a593Smuzhiyun 	u16	rank;
496*4882a593Smuzhiyun 	u16	mem_array_handle;
497*4882a593Smuzhiyun 	u16	mem_dev_handle;
498*4882a593Smuzhiyun 	u8      extended;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
cper_get_mem_extension(u64 mem_valid,u8 mem_extended)501*4882a593Smuzhiyun static inline u32 cper_get_mem_extension(u64 mem_valid, u8 mem_extended)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	if (!(mem_valid & CPER_MEM_VALID_ROW_EXT))
504*4882a593Smuzhiyun 		return 0;
505*4882a593Smuzhiyun 	return (mem_extended & CPER_MEM_EXT_ROW_MASK) << CPER_MEM_EXT_ROW_SHIFT;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* PCI Express Error Section, UEFI v2.7 sec N.2.7 */
509*4882a593Smuzhiyun struct cper_sec_pcie {
510*4882a593Smuzhiyun 	u64		validation_bits;
511*4882a593Smuzhiyun 	u32		port_type;
512*4882a593Smuzhiyun 	struct {
513*4882a593Smuzhiyun 		u8	minor;
514*4882a593Smuzhiyun 		u8	major;
515*4882a593Smuzhiyun 		u8	reserved[2];
516*4882a593Smuzhiyun 	}		version;
517*4882a593Smuzhiyun 	u16		command;
518*4882a593Smuzhiyun 	u16		status;
519*4882a593Smuzhiyun 	u32		reserved;
520*4882a593Smuzhiyun 	struct {
521*4882a593Smuzhiyun 		u16	vendor_id;
522*4882a593Smuzhiyun 		u16	device_id;
523*4882a593Smuzhiyun 		u8	class_code[3];
524*4882a593Smuzhiyun 		u8	function;
525*4882a593Smuzhiyun 		u8	device;
526*4882a593Smuzhiyun 		u16	segment;
527*4882a593Smuzhiyun 		u8	bus;
528*4882a593Smuzhiyun 		u8	secondary_bus;
529*4882a593Smuzhiyun 		u16	slot;
530*4882a593Smuzhiyun 		u8	reserved;
531*4882a593Smuzhiyun 	}		device_id;
532*4882a593Smuzhiyun 	struct {
533*4882a593Smuzhiyun 		u32	lower;
534*4882a593Smuzhiyun 		u32	upper;
535*4882a593Smuzhiyun 	}		serial_number;
536*4882a593Smuzhiyun 	struct {
537*4882a593Smuzhiyun 		u16	secondary_status;
538*4882a593Smuzhiyun 		u16	control;
539*4882a593Smuzhiyun 	}		bridge;
540*4882a593Smuzhiyun 	u8	capability[60];
541*4882a593Smuzhiyun 	u8	aer_info[96];
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /* Firmware Error Record Reference, UEFI v2.7 sec N.2.10  */
545*4882a593Smuzhiyun struct cper_sec_fw_err_rec_ref {
546*4882a593Smuzhiyun 	u8 record_type;
547*4882a593Smuzhiyun 	u8 revision;
548*4882a593Smuzhiyun 	u8 reserved[6];
549*4882a593Smuzhiyun 	u64 record_identifier;
550*4882a593Smuzhiyun 	guid_t record_identifier_guid;
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* Reset to default packing */
554*4882a593Smuzhiyun #pragma pack()
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun extern const char *const cper_proc_error_type_strs[4];
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun u64 cper_next_record_id(void);
559*4882a593Smuzhiyun const char *cper_severity_str(unsigned int);
560*4882a593Smuzhiyun const char *cper_mem_err_type_str(unsigned int);
561*4882a593Smuzhiyun void cper_print_bits(const char *prefix, unsigned int bits,
562*4882a593Smuzhiyun 		     const char * const strs[], unsigned int strs_size);
563*4882a593Smuzhiyun void cper_mem_err_pack(const struct cper_sec_mem_err *,
564*4882a593Smuzhiyun 		       struct cper_mem_err_compact *);
565*4882a593Smuzhiyun const char *cper_mem_err_unpack(struct trace_seq *,
566*4882a593Smuzhiyun 				struct cper_mem_err_compact *);
567*4882a593Smuzhiyun void cper_print_proc_arm(const char *pfx,
568*4882a593Smuzhiyun 			 const struct cper_sec_proc_arm *proc);
569*4882a593Smuzhiyun void cper_print_proc_ia(const char *pfx,
570*4882a593Smuzhiyun 			const struct cper_sec_proc_ia *proc);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #endif
573