1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * linux/include/asm-arm/hardware/serial_amba.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Internal header file for AMBA serial ports 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) ARM Limited 8*4882a593Smuzhiyun * Copyright (C) 2000 Deep Blue Solutions Ltd. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef ASM_ARM_HARDWARE_SERIAL_AMBA_H 11*4882a593Smuzhiyun #define ASM_ARM_HARDWARE_SERIAL_AMBA_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/types.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* ------------------------------------------------------------------------------- 16*4882a593Smuzhiyun * From AMBA UART (PL010) Block Specification 17*4882a593Smuzhiyun * ------------------------------------------------------------------------------- 18*4882a593Smuzhiyun * UART Register Offsets. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #define UART01x_DR 0x00 /* Data read or written from the interface. */ 21*4882a593Smuzhiyun #define UART01x_RSR 0x04 /* Receive status register (Read). */ 22*4882a593Smuzhiyun #define UART01x_ECR 0x04 /* Error clear register (Write). */ 23*4882a593Smuzhiyun #define UART010_LCRH 0x08 /* Line control register, high byte. */ 24*4882a593Smuzhiyun #define ST_UART011_DMAWM 0x08 /* DMA watermark configure register. */ 25*4882a593Smuzhiyun #define UART010_LCRM 0x0C /* Line control register, middle byte. */ 26*4882a593Smuzhiyun #define ST_UART011_TIMEOUT 0x0C /* Timeout period register. */ 27*4882a593Smuzhiyun #define UART010_LCRL 0x10 /* Line control register, low byte. */ 28*4882a593Smuzhiyun #define UART010_CR 0x14 /* Control register. */ 29*4882a593Smuzhiyun #define UART01x_FR 0x18 /* Flag register (Read only). */ 30*4882a593Smuzhiyun #define UART010_IIR 0x1C /* Interrupt identification register (Read). */ 31*4882a593Smuzhiyun #define UART010_ICR 0x1C /* Interrupt clear register (Write). */ 32*4882a593Smuzhiyun #define ST_UART011_LCRH_RX 0x1C /* Rx line control register. */ 33*4882a593Smuzhiyun #define UART01x_ILPR 0x20 /* IrDA low power counter register. */ 34*4882a593Smuzhiyun #define UART011_IBRD 0x24 /* Integer baud rate divisor register. */ 35*4882a593Smuzhiyun #define UART011_FBRD 0x28 /* Fractional baud rate divisor register. */ 36*4882a593Smuzhiyun #define UART011_LCRH 0x2c /* Line control register. */ 37*4882a593Smuzhiyun #define ST_UART011_LCRH_TX 0x2c /* Tx Line control register. */ 38*4882a593Smuzhiyun #define UART011_CR 0x30 /* Control register. */ 39*4882a593Smuzhiyun #define UART011_IFLS 0x34 /* Interrupt fifo level select. */ 40*4882a593Smuzhiyun #define UART011_IMSC 0x38 /* Interrupt mask. */ 41*4882a593Smuzhiyun #define UART011_RIS 0x3c /* Raw interrupt status. */ 42*4882a593Smuzhiyun #define UART011_MIS 0x40 /* Masked interrupt status. */ 43*4882a593Smuzhiyun #define UART011_ICR 0x44 /* Interrupt clear register. */ 44*4882a593Smuzhiyun #define UART011_DMACR 0x48 /* DMA control register. */ 45*4882a593Smuzhiyun #define ST_UART011_XFCR 0x50 /* XON/XOFF control register. */ 46*4882a593Smuzhiyun #define ST_UART011_XON1 0x54 /* XON1 register. */ 47*4882a593Smuzhiyun #define ST_UART011_XON2 0x58 /* XON2 register. */ 48*4882a593Smuzhiyun #define ST_UART011_XOFF1 0x5C /* XON1 register. */ 49*4882a593Smuzhiyun #define ST_UART011_XOFF2 0x60 /* XON2 register. */ 50*4882a593Smuzhiyun #define ST_UART011_ITCR 0x80 /* Integration test control register. */ 51*4882a593Smuzhiyun #define ST_UART011_ITIP 0x84 /* Integration test input register. */ 52*4882a593Smuzhiyun #define ST_UART011_ABCR 0x100 /* Autobaud control register. */ 53*4882a593Smuzhiyun #define ST_UART011_ABIMSC 0x15C /* Autobaud interrupt mask/clear register. */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * ZTE UART register offsets. This UART has a radically different address 57*4882a593Smuzhiyun * allocation from the ARM and ST variants, so we list all registers here. 58*4882a593Smuzhiyun * We assume unlisted registers do not exist. 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun #define ZX_UART011_DR 0x04 61*4882a593Smuzhiyun #define ZX_UART011_FR 0x14 62*4882a593Smuzhiyun #define ZX_UART011_IBRD 0x24 63*4882a593Smuzhiyun #define ZX_UART011_FBRD 0x28 64*4882a593Smuzhiyun #define ZX_UART011_LCRH 0x30 65*4882a593Smuzhiyun #define ZX_UART011_CR 0x34 66*4882a593Smuzhiyun #define ZX_UART011_IFLS 0x38 67*4882a593Smuzhiyun #define ZX_UART011_IMSC 0x40 68*4882a593Smuzhiyun #define ZX_UART011_RIS 0x44 69*4882a593Smuzhiyun #define ZX_UART011_MIS 0x48 70*4882a593Smuzhiyun #define ZX_UART011_ICR 0x4c 71*4882a593Smuzhiyun #define ZX_UART011_DMACR 0x50 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define UART011_DR_OE (1 << 11) 74*4882a593Smuzhiyun #define UART011_DR_BE (1 << 10) 75*4882a593Smuzhiyun #define UART011_DR_PE (1 << 9) 76*4882a593Smuzhiyun #define UART011_DR_FE (1 << 8) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define UART01x_RSR_OE 0x08 79*4882a593Smuzhiyun #define UART01x_RSR_BE 0x04 80*4882a593Smuzhiyun #define UART01x_RSR_PE 0x02 81*4882a593Smuzhiyun #define UART01x_RSR_FE 0x01 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define UART011_FR_RI 0x100 84*4882a593Smuzhiyun #define UART011_FR_TXFE 0x080 85*4882a593Smuzhiyun #define UART011_FR_RXFF 0x040 86*4882a593Smuzhiyun #define UART01x_FR_TXFF 0x020 87*4882a593Smuzhiyun #define UART01x_FR_RXFE 0x010 88*4882a593Smuzhiyun #define UART01x_FR_BUSY 0x008 89*4882a593Smuzhiyun #define UART01x_FR_DCD 0x004 90*4882a593Smuzhiyun #define UART01x_FR_DSR 0x002 91*4882a593Smuzhiyun #define UART01x_FR_CTS 0x001 92*4882a593Smuzhiyun #define UART01x_FR_TMSK (UART01x_FR_TXFF + UART01x_FR_BUSY) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * Some bits of Flag Register on ZTE device have different position from 96*4882a593Smuzhiyun * standard ones. 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define ZX_UART01x_FR_BUSY 0x100 99*4882a593Smuzhiyun #define ZX_UART01x_FR_DSR 0x008 100*4882a593Smuzhiyun #define ZX_UART01x_FR_CTS 0x002 101*4882a593Smuzhiyun #define ZX_UART011_FR_RI 0x001 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define UART011_CR_CTSEN 0x8000 /* CTS hardware flow control */ 104*4882a593Smuzhiyun #define UART011_CR_RTSEN 0x4000 /* RTS hardware flow control */ 105*4882a593Smuzhiyun #define UART011_CR_OUT2 0x2000 /* OUT2 */ 106*4882a593Smuzhiyun #define UART011_CR_OUT1 0x1000 /* OUT1 */ 107*4882a593Smuzhiyun #define UART011_CR_RTS 0x0800 /* RTS */ 108*4882a593Smuzhiyun #define UART011_CR_DTR 0x0400 /* DTR */ 109*4882a593Smuzhiyun #define UART011_CR_RXE 0x0200 /* receive enable */ 110*4882a593Smuzhiyun #define UART011_CR_TXE 0x0100 /* transmit enable */ 111*4882a593Smuzhiyun #define UART011_CR_LBE 0x0080 /* loopback enable */ 112*4882a593Smuzhiyun #define UART010_CR_RTIE 0x0040 113*4882a593Smuzhiyun #define UART010_CR_TIE 0x0020 114*4882a593Smuzhiyun #define UART010_CR_RIE 0x0010 115*4882a593Smuzhiyun #define UART010_CR_MSIE 0x0008 116*4882a593Smuzhiyun #define ST_UART011_CR_OVSFACT 0x0008 /* Oversampling factor */ 117*4882a593Smuzhiyun #define UART01x_CR_IIRLP 0x0004 /* SIR low power mode */ 118*4882a593Smuzhiyun #define UART01x_CR_SIREN 0x0002 /* SIR enable */ 119*4882a593Smuzhiyun #define UART01x_CR_UARTEN 0x0001 /* UART enable */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define UART011_LCRH_SPS 0x80 122*4882a593Smuzhiyun #define UART01x_LCRH_WLEN_8 0x60 123*4882a593Smuzhiyun #define UART01x_LCRH_WLEN_7 0x40 124*4882a593Smuzhiyun #define UART01x_LCRH_WLEN_6 0x20 125*4882a593Smuzhiyun #define UART01x_LCRH_WLEN_5 0x00 126*4882a593Smuzhiyun #define UART01x_LCRH_FEN 0x10 127*4882a593Smuzhiyun #define UART01x_LCRH_STP2 0x08 128*4882a593Smuzhiyun #define UART01x_LCRH_EPS 0x04 129*4882a593Smuzhiyun #define UART01x_LCRH_PEN 0x02 130*4882a593Smuzhiyun #define UART01x_LCRH_BRK 0x01 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_1 (0 << 3) 133*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_2 (1 << 3) 134*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_4 (2 << 3) 135*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_8 (3 << 3) 136*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_16 (4 << 3) 137*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_32 (5 << 3) 138*4882a593Smuzhiyun #define ST_UART011_DMAWM_RX_48 (6 << 3) 139*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_1 0 140*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_2 1 141*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_4 2 142*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_8 3 143*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_16 4 144*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_32 5 145*4882a593Smuzhiyun #define ST_UART011_DMAWM_TX_48 6 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define UART010_IIR_RTIS 0x08 148*4882a593Smuzhiyun #define UART010_IIR_TIS 0x04 149*4882a593Smuzhiyun #define UART010_IIR_RIS 0x02 150*4882a593Smuzhiyun #define UART010_IIR_MIS 0x01 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define UART011_IFLS_RX1_8 (0 << 3) 153*4882a593Smuzhiyun #define UART011_IFLS_RX2_8 (1 << 3) 154*4882a593Smuzhiyun #define UART011_IFLS_RX4_8 (2 << 3) 155*4882a593Smuzhiyun #define UART011_IFLS_RX6_8 (3 << 3) 156*4882a593Smuzhiyun #define UART011_IFLS_RX7_8 (4 << 3) 157*4882a593Smuzhiyun #define UART011_IFLS_TX1_8 (0 << 0) 158*4882a593Smuzhiyun #define UART011_IFLS_TX2_8 (1 << 0) 159*4882a593Smuzhiyun #define UART011_IFLS_TX4_8 (2 << 0) 160*4882a593Smuzhiyun #define UART011_IFLS_TX6_8 (3 << 0) 161*4882a593Smuzhiyun #define UART011_IFLS_TX7_8 (4 << 0) 162*4882a593Smuzhiyun /* special values for ST vendor with deeper fifo */ 163*4882a593Smuzhiyun #define UART011_IFLS_RX_HALF (5 << 3) 164*4882a593Smuzhiyun #define UART011_IFLS_TX_HALF (5 << 0) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define UART011_OEIM (1 << 10) /* overrun error interrupt mask */ 167*4882a593Smuzhiyun #define UART011_BEIM (1 << 9) /* break error interrupt mask */ 168*4882a593Smuzhiyun #define UART011_PEIM (1 << 8) /* parity error interrupt mask */ 169*4882a593Smuzhiyun #define UART011_FEIM (1 << 7) /* framing error interrupt mask */ 170*4882a593Smuzhiyun #define UART011_RTIM (1 << 6) /* receive timeout interrupt mask */ 171*4882a593Smuzhiyun #define UART011_TXIM (1 << 5) /* transmit interrupt mask */ 172*4882a593Smuzhiyun #define UART011_RXIM (1 << 4) /* receive interrupt mask */ 173*4882a593Smuzhiyun #define UART011_DSRMIM (1 << 3) /* DSR interrupt mask */ 174*4882a593Smuzhiyun #define UART011_DCDMIM (1 << 2) /* DCD interrupt mask */ 175*4882a593Smuzhiyun #define UART011_CTSMIM (1 << 1) /* CTS interrupt mask */ 176*4882a593Smuzhiyun #define UART011_RIMIM (1 << 0) /* RI interrupt mask */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define UART011_OEIS (1 << 10) /* overrun error interrupt status */ 179*4882a593Smuzhiyun #define UART011_BEIS (1 << 9) /* break error interrupt status */ 180*4882a593Smuzhiyun #define UART011_PEIS (1 << 8) /* parity error interrupt status */ 181*4882a593Smuzhiyun #define UART011_FEIS (1 << 7) /* framing error interrupt status */ 182*4882a593Smuzhiyun #define UART011_RTIS (1 << 6) /* receive timeout interrupt status */ 183*4882a593Smuzhiyun #define UART011_TXIS (1 << 5) /* transmit interrupt status */ 184*4882a593Smuzhiyun #define UART011_RXIS (1 << 4) /* receive interrupt status */ 185*4882a593Smuzhiyun #define UART011_DSRMIS (1 << 3) /* DSR interrupt status */ 186*4882a593Smuzhiyun #define UART011_DCDMIS (1 << 2) /* DCD interrupt status */ 187*4882a593Smuzhiyun #define UART011_CTSMIS (1 << 1) /* CTS interrupt status */ 188*4882a593Smuzhiyun #define UART011_RIMIS (1 << 0) /* RI interrupt status */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define UART011_OEIC (1 << 10) /* overrun error interrupt clear */ 191*4882a593Smuzhiyun #define UART011_BEIC (1 << 9) /* break error interrupt clear */ 192*4882a593Smuzhiyun #define UART011_PEIC (1 << 8) /* parity error interrupt clear */ 193*4882a593Smuzhiyun #define UART011_FEIC (1 << 7) /* framing error interrupt clear */ 194*4882a593Smuzhiyun #define UART011_RTIC (1 << 6) /* receive timeout interrupt clear */ 195*4882a593Smuzhiyun #define UART011_TXIC (1 << 5) /* transmit interrupt clear */ 196*4882a593Smuzhiyun #define UART011_RXIC (1 << 4) /* receive interrupt clear */ 197*4882a593Smuzhiyun #define UART011_DSRMIC (1 << 3) /* DSR interrupt clear */ 198*4882a593Smuzhiyun #define UART011_DCDMIC (1 << 2) /* DCD interrupt clear */ 199*4882a593Smuzhiyun #define UART011_CTSMIC (1 << 1) /* CTS interrupt clear */ 200*4882a593Smuzhiyun #define UART011_RIMIC (1 << 0) /* RI interrupt clear */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define UART011_DMAONERR (1 << 2) /* disable dma on error */ 203*4882a593Smuzhiyun #define UART011_TXDMAE (1 << 1) /* enable transmit dma */ 204*4882a593Smuzhiyun #define UART011_RXDMAE (1 << 0) /* enable receive dma */ 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define UART01x_RSR_ANY (UART01x_RSR_OE|UART01x_RSR_BE|UART01x_RSR_PE|UART01x_RSR_FE) 207*4882a593Smuzhiyun #define UART01x_FR_MODEM_ANY (UART01x_FR_DCD|UART01x_FR_DSR|UART01x_FR_CTS) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 210*4882a593Smuzhiyun struct amba_device; /* in uncompress this is included but amba/bus.h is not */ 211*4882a593Smuzhiyun struct amba_pl010_data { 212*4882a593Smuzhiyun void (*set_mctrl)(struct amba_device *dev, void __iomem *base, unsigned int mctrl); 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun struct dma_chan; 216*4882a593Smuzhiyun struct amba_pl011_data { 217*4882a593Smuzhiyun bool (*dma_filter)(struct dma_chan *chan, void *filter_param); 218*4882a593Smuzhiyun void *dma_rx_param; 219*4882a593Smuzhiyun void *dma_tx_param; 220*4882a593Smuzhiyun bool dma_rx_poll_enable; 221*4882a593Smuzhiyun unsigned int dma_rx_poll_rate; 222*4882a593Smuzhiyun unsigned int dma_rx_poll_timeout; 223*4882a593Smuzhiyun void (*init) (void); 224*4882a593Smuzhiyun void (*exit) (void); 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun #endif 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #endif 229