1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* include/linux/amba/pl080.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2008 Openmoko, Inc. 5*4882a593Smuzhiyun * Copyright 2008 Simtec Electronics 6*4882a593Smuzhiyun * http://armlinux.simtec.co.uk/ 7*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * ARM PrimeCell PL080 DMA controller 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* Note, there are some Samsung updates to this controller block which 13*4882a593Smuzhiyun * make it not entierly compatible with the PL080 specification from 14*4882a593Smuzhiyun * ARM. When in doubt, check the Samsung documentation first. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * The Samsung defines are PL080S, and add an extra control register, 17*4882a593Smuzhiyun * the ability to move more than 2^11 counts of data and some extra 18*4882a593Smuzhiyun * OneNAND features. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #ifndef ASM_PL080_H 22*4882a593Smuzhiyun #define ASM_PL080_H 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define PL080_INT_STATUS (0x00) 25*4882a593Smuzhiyun #define PL080_TC_STATUS (0x04) 26*4882a593Smuzhiyun #define PL080_TC_CLEAR (0x08) 27*4882a593Smuzhiyun #define PL080_ERR_STATUS (0x0C) 28*4882a593Smuzhiyun #define PL080_ERR_CLEAR (0x10) 29*4882a593Smuzhiyun #define PL080_RAW_TC_STATUS (0x14) 30*4882a593Smuzhiyun #define PL080_RAW_ERR_STATUS (0x18) 31*4882a593Smuzhiyun #define PL080_EN_CHAN (0x1c) 32*4882a593Smuzhiyun #define PL080_SOFT_BREQ (0x20) 33*4882a593Smuzhiyun #define PL080_SOFT_SREQ (0x24) 34*4882a593Smuzhiyun #define PL080_SOFT_LBREQ (0x28) 35*4882a593Smuzhiyun #define PL080_SOFT_LSREQ (0x2C) 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define PL080_CONFIG (0x30) 38*4882a593Smuzhiyun #define PL080_CONFIG_M2_BE BIT(2) 39*4882a593Smuzhiyun #define PL080_CONFIG_M1_BE BIT(1) 40*4882a593Smuzhiyun #define PL080_CONFIG_ENABLE BIT(0) 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define PL080_SYNC (0x34) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* The Faraday Technology FTDMAC020 variant registers */ 45*4882a593Smuzhiyun #define FTDMAC020_CH_BUSY (0x20) 46*4882a593Smuzhiyun /* Identical to PL080_CONFIG */ 47*4882a593Smuzhiyun #define FTDMAC020_CSR (0x24) 48*4882a593Smuzhiyun /* Identical to PL080_SYNC */ 49*4882a593Smuzhiyun #define FTDMAC020_SYNC (0x2C) 50*4882a593Smuzhiyun #define FTDMAC020_REVISION (0x30) 51*4882a593Smuzhiyun #define FTDMAC020_FEATURE (0x34) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Per channel configuration registers */ 54*4882a593Smuzhiyun #define PL080_Cx_BASE(x) ((0x100 + (x * 0x20))) 55*4882a593Smuzhiyun #define PL080_CH_SRC_ADDR (0x00) 56*4882a593Smuzhiyun #define PL080_CH_DST_ADDR (0x04) 57*4882a593Smuzhiyun #define PL080_CH_LLI (0x08) 58*4882a593Smuzhiyun #define PL080_CH_CONTROL (0x0C) 59*4882a593Smuzhiyun #define PL080_CH_CONFIG (0x10) 60*4882a593Smuzhiyun #define PL080S_CH_CONTROL2 (0x10) 61*4882a593Smuzhiyun #define PL080S_CH_CONFIG (0x14) 62*4882a593Smuzhiyun /* The Faraday FTDMAC020 derivative shuffles the registers around */ 63*4882a593Smuzhiyun #define FTDMAC020_CH_CSR (0x00) 64*4882a593Smuzhiyun #define FTDMAC020_CH_CFG (0x04) 65*4882a593Smuzhiyun #define FTDMAC020_CH_SRC_ADDR (0x08) 66*4882a593Smuzhiyun #define FTDMAC020_CH_DST_ADDR (0x0C) 67*4882a593Smuzhiyun #define FTDMAC020_CH_LLP (0x10) 68*4882a593Smuzhiyun #define FTDMAC020_CH_SIZE (0x14) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define PL080_LLI_ADDR_MASK GENMASK(31, 2) 71*4882a593Smuzhiyun #define PL080_LLI_ADDR_SHIFT (2) 72*4882a593Smuzhiyun #define PL080_LLI_LM_AHB2 BIT(0) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define PL080_CONTROL_TC_IRQ_EN BIT(31) 75*4882a593Smuzhiyun #define PL080_CONTROL_PROT_MASK GENMASK(30, 28) 76*4882a593Smuzhiyun #define PL080_CONTROL_PROT_SHIFT (28) 77*4882a593Smuzhiyun #define PL080_CONTROL_PROT_CACHE BIT(30) 78*4882a593Smuzhiyun #define PL080_CONTROL_PROT_BUFF BIT(29) 79*4882a593Smuzhiyun #define PL080_CONTROL_PROT_SYS BIT(28) 80*4882a593Smuzhiyun #define PL080_CONTROL_DST_INCR BIT(27) 81*4882a593Smuzhiyun #define PL080_CONTROL_SRC_INCR BIT(26) 82*4882a593Smuzhiyun #define PL080_CONTROL_DST_AHB2 BIT(25) 83*4882a593Smuzhiyun #define PL080_CONTROL_SRC_AHB2 BIT(24) 84*4882a593Smuzhiyun #define PL080_CONTROL_DWIDTH_MASK GENMASK(23, 21) 85*4882a593Smuzhiyun #define PL080_CONTROL_DWIDTH_SHIFT (21) 86*4882a593Smuzhiyun #define PL080_CONTROL_SWIDTH_MASK GENMASK(20, 18) 87*4882a593Smuzhiyun #define PL080_CONTROL_SWIDTH_SHIFT (18) 88*4882a593Smuzhiyun #define PL080_CONTROL_DB_SIZE_MASK GENMASK(17, 15) 89*4882a593Smuzhiyun #define PL080_CONTROL_DB_SIZE_SHIFT (15) 90*4882a593Smuzhiyun #define PL080_CONTROL_SB_SIZE_MASK GENMASK(14, 12) 91*4882a593Smuzhiyun #define PL080_CONTROL_SB_SIZE_SHIFT (12) 92*4882a593Smuzhiyun #define PL080_CONTROL_TRANSFER_SIZE_MASK GENMASK(11, 0) 93*4882a593Smuzhiyun #define PL080S_CONTROL_TRANSFER_SIZE_MASK GENMASK(24, 0) 94*4882a593Smuzhiyun #define PL080_CONTROL_TRANSFER_SIZE_SHIFT (0) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define PL080_BSIZE_1 (0x0) 97*4882a593Smuzhiyun #define PL080_BSIZE_4 (0x1) 98*4882a593Smuzhiyun #define PL080_BSIZE_8 (0x2) 99*4882a593Smuzhiyun #define PL080_BSIZE_16 (0x3) 100*4882a593Smuzhiyun #define PL080_BSIZE_32 (0x4) 101*4882a593Smuzhiyun #define PL080_BSIZE_64 (0x5) 102*4882a593Smuzhiyun #define PL080_BSIZE_128 (0x6) 103*4882a593Smuzhiyun #define PL080_BSIZE_256 (0x7) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define PL080_WIDTH_8BIT (0x0) 106*4882a593Smuzhiyun #define PL080_WIDTH_16BIT (0x1) 107*4882a593Smuzhiyun #define PL080_WIDTH_32BIT (0x2) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define PL080N_CONFIG_ITPROT BIT(20) 110*4882a593Smuzhiyun #define PL080N_CONFIG_SECPROT BIT(19) 111*4882a593Smuzhiyun #define PL080_CONFIG_HALT BIT(18) 112*4882a593Smuzhiyun #define PL080_CONFIG_ACTIVE BIT(17) /* RO */ 113*4882a593Smuzhiyun #define PL080_CONFIG_LOCK BIT(16) 114*4882a593Smuzhiyun #define PL080_CONFIG_TC_IRQ_MASK BIT(15) 115*4882a593Smuzhiyun #define PL080_CONFIG_ERR_IRQ_MASK BIT(14) 116*4882a593Smuzhiyun #define PL080_CONFIG_FLOW_CONTROL_MASK GENMASK(13, 11) 117*4882a593Smuzhiyun #define PL080_CONFIG_FLOW_CONTROL_SHIFT (11) 118*4882a593Smuzhiyun #define PL080_CONFIG_DST_SEL_MASK GENMASK(9, 6) 119*4882a593Smuzhiyun #define PL080_CONFIG_DST_SEL_SHIFT (6) 120*4882a593Smuzhiyun #define PL080_CONFIG_SRC_SEL_MASK GENMASK(4, 1) 121*4882a593Smuzhiyun #define PL080_CONFIG_SRC_SEL_SHIFT (1) 122*4882a593Smuzhiyun #define PL080_CONFIG_ENABLE BIT(0) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define PL080_FLOW_MEM2MEM (0x0) 125*4882a593Smuzhiyun #define PL080_FLOW_MEM2PER (0x1) 126*4882a593Smuzhiyun #define PL080_FLOW_PER2MEM (0x2) 127*4882a593Smuzhiyun #define PL080_FLOW_SRC2DST (0x3) 128*4882a593Smuzhiyun #define PL080_FLOW_SRC2DST_DST (0x4) 129*4882a593Smuzhiyun #define PL080_FLOW_MEM2PER_PER (0x5) 130*4882a593Smuzhiyun #define PL080_FLOW_PER2MEM_PER (0x6) 131*4882a593Smuzhiyun #define PL080_FLOW_SRC2DST_SRC (0x7) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_TC_MSK BIT(31) 134*4882a593Smuzhiyun /* Later versions have a threshold in bits 24..26, */ 135*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_MSK GENMASK(26, 24) 136*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_SHIFT (24) 137*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_CHPR1_MSK GENMASK(23, 22) 138*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_PROT3 BIT(21) 139*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_PROT2 BIT(20) 140*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_PROT1 BIT(19) 141*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRC_SIZE_MSK GENMASK(18, 16) 142*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRC_SIZE_SHIFT (16) 143*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_ABT BIT(15) 144*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRC_WIDTH_MSK GENMASK(13, 11) 145*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRC_WIDTH_SHIFT (11) 146*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_DST_WIDTH_MSK GENMASK(10, 8) 147*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_DST_WIDTH_SHIFT (8) 148*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_MODE BIT(7) 149*4882a593Smuzhiyun /* 00 = increase, 01 = decrease, 10 = fix */ 150*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRCAD_CTL_MSK GENMASK(6, 5) 151*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRCAD_CTL_SHIFT (5) 152*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_DSTAD_CTL_MSK GENMASK(4, 3) 153*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_DSTAD_CTL_SHIFT (3) 154*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRC_SEL BIT(2) 155*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_DST_SEL BIT(1) 156*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_EN BIT(0) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* FIFO threshold setting */ 159*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_1 (0x0) 160*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_2 (0x1) 161*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_4 (0x2) 162*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_8 (0x3) 163*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_FIFOTH_16 (0x4) 164*4882a593Smuzhiyun /* The FTDMAC020 supports 64bit wide transfers */ 165*4882a593Smuzhiyun #define FTDMAC020_WIDTH_64BIT (0x3) 166*4882a593Smuzhiyun /* Address can be increased, decreased or fixed */ 167*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRCAD_CTL_INC (0x0) 168*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRCAD_CTL_DEC (0x1) 169*4882a593Smuzhiyun #define FTDMAC020_CH_CSR_SRCAD_CTL_FIXED (0x2) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_LLP_CNT_MASK GENMASK(19, 16) 172*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_LLP_CNT_SHIFT (16) 173*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_BUSY BIT(8) 174*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_INT_ABT_MASK BIT(2) 175*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_INT_ERR_MASK BIT(1) 176*4882a593Smuzhiyun #define FTDMAC020_CH_CFG_INT_TC_MASK BIT(0) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Inside the LLIs, the applicable CSR fields are mapped differently */ 179*4882a593Smuzhiyun #define FTDMAC020_LLI_TC_MSK BIT(28) 180*4882a593Smuzhiyun #define FTDMAC020_LLI_SRC_WIDTH_MSK GENMASK(27, 25) 181*4882a593Smuzhiyun #define FTDMAC020_LLI_SRC_WIDTH_SHIFT (25) 182*4882a593Smuzhiyun #define FTDMAC020_LLI_DST_WIDTH_MSK GENMASK(24, 22) 183*4882a593Smuzhiyun #define FTDMAC020_LLI_DST_WIDTH_SHIFT (22) 184*4882a593Smuzhiyun #define FTDMAC020_LLI_SRCAD_CTL_MSK GENMASK(21, 20) 185*4882a593Smuzhiyun #define FTDMAC020_LLI_SRCAD_CTL_SHIFT (20) 186*4882a593Smuzhiyun #define FTDMAC020_LLI_DSTAD_CTL_MSK GENMASK(19, 18) 187*4882a593Smuzhiyun #define FTDMAC020_LLI_DSTAD_CTL_SHIFT (18) 188*4882a593Smuzhiyun #define FTDMAC020_LLI_SRC_SEL BIT(17) 189*4882a593Smuzhiyun #define FTDMAC020_LLI_DST_SEL BIT(16) 190*4882a593Smuzhiyun #define FTDMAC020_LLI_TRANSFER_SIZE_MASK GENMASK(11, 0) 191*4882a593Smuzhiyun #define FTDMAC020_LLI_TRANSFER_SIZE_SHIFT (0) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define FTDMAC020_CFG_LLP_CNT_MASK GENMASK(19, 16) 194*4882a593Smuzhiyun #define FTDMAC020_CFG_LLP_CNT_SHIFT (16) 195*4882a593Smuzhiyun #define FTDMAC020_CFG_BUSY BIT(8) 196*4882a593Smuzhiyun #define FTDMAC020_CFG_INT_ABT_MSK BIT(2) 197*4882a593Smuzhiyun #define FTDMAC020_CFG_INT_ERR_MSK BIT(1) 198*4882a593Smuzhiyun #define FTDMAC020_CFG_INT_TC_MSK BIT(0) 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* DMA linked list chain structure */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun struct pl080_lli { 203*4882a593Smuzhiyun u32 src_addr; 204*4882a593Smuzhiyun u32 dst_addr; 205*4882a593Smuzhiyun u32 next_lli; 206*4882a593Smuzhiyun u32 control0; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun struct pl080s_lli { 210*4882a593Smuzhiyun u32 src_addr; 211*4882a593Smuzhiyun u32 dst_addr; 212*4882a593Smuzhiyun u32 next_lli; 213*4882a593Smuzhiyun u32 control0; 214*4882a593Smuzhiyun u32 control1; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #endif /* ASM_PL080_H */ 218