1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Header providing constants for Rockchip suspend bindings. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2022, Rockchip Electronics Co., Ltd 6*4882a593Smuzhiyun * Author: XiaoDong.Huang 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __DT_BINDINGS_RK3588_PM_H__ 10*4882a593Smuzhiyun #define __DT_BINDINGS_RK3588_PM_H__ 11*4882a593Smuzhiyun /******************************bits ops************************************/ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef BIT 14*4882a593Smuzhiyun #define BIT(nr) (1 << (nr)) 15*4882a593Smuzhiyun #endif 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define RKPM_SLP_ARMPD BIT(0) 18*4882a593Smuzhiyun #define RKPM_SLP_ARMOFF BIT(1) 19*4882a593Smuzhiyun #define RKPM_SLP_ARMOFF_DDRPD BIT(2) 20*4882a593Smuzhiyun #define RKPM_SLP_ARMOFF_LOGOFF BIT(3) 21*4882a593Smuzhiyun #define RKPM_SLP_ARMOFF_PMUOFF BIT(4) 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* all plls except ddr's pll*/ 24*4882a593Smuzhiyun #define RKPM_SLP_PMU_HW_PLLS_PD BIT(8) 25*4882a593Smuzhiyun #define RKPM_SLP_PMU_PMUALIVE_32K BIT(9) 26*4882a593Smuzhiyun #define RKPM_SLP_PMU_DIS_OSC BIT(10) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define RKPM_SLP_CLK_GT BIT(16) 29*4882a593Smuzhiyun #define RKPM_SLP_PMIC_LP BIT(17) 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define RKPM_SLP_32K_EXT BIT(24) 32*4882a593Smuzhiyun #define RKPM_SLP_TIME_OUT_WKUP BIT(25) 33*4882a593Smuzhiyun #define RKPM_SLP_PMU_DBG BIT(26) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* the wake up source */ 36*4882a593Smuzhiyun #define RKPM_CPU0_WKUP_EN BIT(0) 37*4882a593Smuzhiyun #define RKPM_CPU1_WKUP_EN BIT(1) 38*4882a593Smuzhiyun #define RKPM_CPU2_WKUP_EN BIT(2) 39*4882a593Smuzhiyun #define RKPM_CPU3_WKUP_EN BIT(3) 40*4882a593Smuzhiyun #define RKPM_CPU4_WKUP_EN BIT(4) 41*4882a593Smuzhiyun #define RKPM_CPU5_WKUP_EN BIT(5) 42*4882a593Smuzhiyun #define RKPM_CPU6_WKUP_EN BIT(6) 43*4882a593Smuzhiyun #define RKPM_CPU7_WKUP_EN BIT(7) 44*4882a593Smuzhiyun #define RKPM_GPIO_WKUP_EN BIT(8) 45*4882a593Smuzhiyun #define RKPM_SDMMC_WKUP_EN BIT(9) 46*4882a593Smuzhiyun #define RKPM_SDIO_WKUP_EN BIT(10) 47*4882a593Smuzhiyun #define RKPM_USB_WKUP_EN BIT(11) 48*4882a593Smuzhiyun #define RKPM_UART0_WKUP_EN BIT(12) 49*4882a593Smuzhiyun #define RKPM_VAD_WKUP_EN BIT(13) 50*4882a593Smuzhiyun #define RKPM_TIMER_WKUP_EN BIT(14) 51*4882a593Smuzhiyun #define RKPM_SYSINT_WKUP_EN BIT(15) 52*4882a593Smuzhiyun #define RKPM_TIME_OUT_WKUP_EN BIT(16) 53*4882a593Smuzhiyun #define RKPM_PMUMCU_CEC_WKUP_EN BIT(20) 54*4882a593Smuzhiyun #define RKPM_PMUMCU_VAD_WKUP_EN BIT(21) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* io retention config */ 57*4882a593Smuzhiyun #define RKPM_EMMCIO_RET_EN BIT(0) 58*4882a593Smuzhiyun #define RKPM_VCCIO1_RET_EN BIT(1) 59*4882a593Smuzhiyun #define RKPM_VCCIO2_RET_EN BIT(2) 60*4882a593Smuzhiyun #define RKPM_VCCIO3_RET_EN BIT(3) 61*4882a593Smuzhiyun #define RKPM_VCCIO4_RET_EN BIT(4) 62*4882a593Smuzhiyun #define RKPM_VCCIO5_RET_EN BIT(5) 63*4882a593Smuzhiyun #define RKPM_VCCIO6_RET_EN BIT(6) 64*4882a593Smuzhiyun #define RKPM_PMUIO2_RET_EN BIT(7) 65*4882a593Smuzhiyun #endif 66