xref: /OK3568_Linux_fs/kernel/include/dt-bindings/reset/qcom,gcc-ipq806x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _DT_BINDINGS_RESET_IPQ_806X_H
7*4882a593Smuzhiyun #define _DT_BINDINGS_RESET_IPQ_806X_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define QDSS_STM_RESET					0
10*4882a593Smuzhiyun #define AFAB_SMPSS_S_RESET				1
11*4882a593Smuzhiyun #define AFAB_SMPSS_M1_RESET				2
12*4882a593Smuzhiyun #define AFAB_SMPSS_M0_RESET				3
13*4882a593Smuzhiyun #define AFAB_EBI1_CH0_RESET				4
14*4882a593Smuzhiyun #define AFAB_EBI1_CH1_RESET				5
15*4882a593Smuzhiyun #define SFAB_ADM0_M0_RESET				6
16*4882a593Smuzhiyun #define SFAB_ADM0_M1_RESET				7
17*4882a593Smuzhiyun #define SFAB_ADM0_M2_RESET				8
18*4882a593Smuzhiyun #define ADM0_C2_RESET					9
19*4882a593Smuzhiyun #define ADM0_C1_RESET					10
20*4882a593Smuzhiyun #define ADM0_C0_RESET					11
21*4882a593Smuzhiyun #define ADM0_PBUS_RESET					12
22*4882a593Smuzhiyun #define ADM0_RESET					13
23*4882a593Smuzhiyun #define QDSS_CLKS_SW_RESET				14
24*4882a593Smuzhiyun #define QDSS_POR_RESET					15
25*4882a593Smuzhiyun #define QDSS_TSCTR_RESET				16
26*4882a593Smuzhiyun #define QDSS_HRESET_RESET				17
27*4882a593Smuzhiyun #define QDSS_AXI_RESET					18
28*4882a593Smuzhiyun #define QDSS_DBG_RESET					19
29*4882a593Smuzhiyun #define SFAB_PCIE_M_RESET				20
30*4882a593Smuzhiyun #define SFAB_PCIE_S_RESET				21
31*4882a593Smuzhiyun #define PCIE_EXT_RESET					22
32*4882a593Smuzhiyun #define PCIE_PHY_RESET					23
33*4882a593Smuzhiyun #define PCIE_PCI_RESET					24
34*4882a593Smuzhiyun #define PCIE_POR_RESET					25
35*4882a593Smuzhiyun #define PCIE_HCLK_RESET					26
36*4882a593Smuzhiyun #define PCIE_ACLK_RESET					27
37*4882a593Smuzhiyun #define SFAB_LPASS_RESET				28
38*4882a593Smuzhiyun #define SFAB_AFAB_M_RESET				29
39*4882a593Smuzhiyun #define AFAB_SFAB_M0_RESET				30
40*4882a593Smuzhiyun #define AFAB_SFAB_M1_RESET				31
41*4882a593Smuzhiyun #define SFAB_SATA_S_RESET				32
42*4882a593Smuzhiyun #define SFAB_DFAB_M_RESET				33
43*4882a593Smuzhiyun #define DFAB_SFAB_M_RESET				34
44*4882a593Smuzhiyun #define DFAB_SWAY0_RESET				35
45*4882a593Smuzhiyun #define DFAB_SWAY1_RESET				36
46*4882a593Smuzhiyun #define DFAB_ARB0_RESET					37
47*4882a593Smuzhiyun #define DFAB_ARB1_RESET					38
48*4882a593Smuzhiyun #define PPSS_PROC_RESET					39
49*4882a593Smuzhiyun #define PPSS_RESET					40
50*4882a593Smuzhiyun #define DMA_BAM_RESET					41
51*4882a593Smuzhiyun #define SPS_TIC_H_RESET					42
52*4882a593Smuzhiyun #define SFAB_CFPB_M_RESET				43
53*4882a593Smuzhiyun #define SFAB_CFPB_S_RESET				44
54*4882a593Smuzhiyun #define TSIF_H_RESET					45
55*4882a593Smuzhiyun #define CE1_H_RESET					46
56*4882a593Smuzhiyun #define CE1_CORE_RESET					47
57*4882a593Smuzhiyun #define CE1_SLEEP_RESET					48
58*4882a593Smuzhiyun #define CE2_H_RESET					49
59*4882a593Smuzhiyun #define CE2_CORE_RESET					50
60*4882a593Smuzhiyun #define SFAB_SFPB_M_RESET				51
61*4882a593Smuzhiyun #define SFAB_SFPB_S_RESET				52
62*4882a593Smuzhiyun #define RPM_PROC_RESET					53
63*4882a593Smuzhiyun #define PMIC_SSBI2_RESET				54
64*4882a593Smuzhiyun #define SDC1_RESET					55
65*4882a593Smuzhiyun #define SDC2_RESET					56
66*4882a593Smuzhiyun #define SDC3_RESET					57
67*4882a593Smuzhiyun #define SDC4_RESET					58
68*4882a593Smuzhiyun #define USB_HS1_RESET					59
69*4882a593Smuzhiyun #define USB_HSIC_RESET					60
70*4882a593Smuzhiyun #define USB_FS1_XCVR_RESET				61
71*4882a593Smuzhiyun #define USB_FS1_RESET					62
72*4882a593Smuzhiyun #define GSBI1_RESET					63
73*4882a593Smuzhiyun #define GSBI2_RESET					64
74*4882a593Smuzhiyun #define GSBI3_RESET					65
75*4882a593Smuzhiyun #define GSBI4_RESET					66
76*4882a593Smuzhiyun #define GSBI5_RESET					67
77*4882a593Smuzhiyun #define GSBI6_RESET					68
78*4882a593Smuzhiyun #define GSBI7_RESET					69
79*4882a593Smuzhiyun #define SPDM_RESET					70
80*4882a593Smuzhiyun #define SEC_CTRL_RESET					71
81*4882a593Smuzhiyun #define TLMM_H_RESET					72
82*4882a593Smuzhiyun #define SFAB_SATA_M_RESET				73
83*4882a593Smuzhiyun #define SATA_RESET					74
84*4882a593Smuzhiyun #define TSSC_RESET					75
85*4882a593Smuzhiyun #define PDM_RESET					76
86*4882a593Smuzhiyun #define MPM_H_RESET					77
87*4882a593Smuzhiyun #define MPM_RESET					78
88*4882a593Smuzhiyun #define SFAB_SMPSS_S_RESET				79
89*4882a593Smuzhiyun #define PRNG_RESET					80
90*4882a593Smuzhiyun #define SFAB_CE3_M_RESET				81
91*4882a593Smuzhiyun #define SFAB_CE3_S_RESET				82
92*4882a593Smuzhiyun #define CE3_SLEEP_RESET					83
93*4882a593Smuzhiyun #define PCIE_1_M_RESET					84
94*4882a593Smuzhiyun #define PCIE_1_S_RESET					85
95*4882a593Smuzhiyun #define PCIE_1_EXT_RESET				86
96*4882a593Smuzhiyun #define PCIE_1_PHY_RESET				87
97*4882a593Smuzhiyun #define PCIE_1_PCI_RESET				88
98*4882a593Smuzhiyun #define PCIE_1_POR_RESET				89
99*4882a593Smuzhiyun #define PCIE_1_HCLK_RESET				90
100*4882a593Smuzhiyun #define PCIE_1_ACLK_RESET				91
101*4882a593Smuzhiyun #define PCIE_2_M_RESET					92
102*4882a593Smuzhiyun #define PCIE_2_S_RESET					93
103*4882a593Smuzhiyun #define PCIE_2_EXT_RESET				94
104*4882a593Smuzhiyun #define PCIE_2_PHY_RESET				95
105*4882a593Smuzhiyun #define PCIE_2_PCI_RESET				96
106*4882a593Smuzhiyun #define PCIE_2_POR_RESET				97
107*4882a593Smuzhiyun #define PCIE_2_HCLK_RESET				98
108*4882a593Smuzhiyun #define PCIE_2_ACLK_RESET				99
109*4882a593Smuzhiyun #define SFAB_USB30_S_RESET				100
110*4882a593Smuzhiyun #define SFAB_USB30_M_RESET				101
111*4882a593Smuzhiyun #define USB30_0_PORT2_HS_PHY_RESET			102
112*4882a593Smuzhiyun #define USB30_0_MASTER_RESET				103
113*4882a593Smuzhiyun #define USB30_0_SLEEP_RESET				104
114*4882a593Smuzhiyun #define USB30_0_UTMI_PHY_RESET				105
115*4882a593Smuzhiyun #define USB30_0_POWERON_RESET				106
116*4882a593Smuzhiyun #define USB30_0_PHY_RESET				107
117*4882a593Smuzhiyun #define USB30_1_MASTER_RESET				108
118*4882a593Smuzhiyun #define USB30_1_SLEEP_RESET				109
119*4882a593Smuzhiyun #define USB30_1_UTMI_PHY_RESET				110
120*4882a593Smuzhiyun #define USB30_1_POWERON_RESET				111
121*4882a593Smuzhiyun #define USB30_1_PHY_RESET				112
122*4882a593Smuzhiyun #define NSSFB0_RESET					113
123*4882a593Smuzhiyun #define NSSFB1_RESET					114
124*4882a593Smuzhiyun #define UBI32_CORE1_CLKRST_CLAMP_RESET			115
125*4882a593Smuzhiyun #define UBI32_CORE1_CLAMP_RESET				116
126*4882a593Smuzhiyun #define UBI32_CORE1_AHB_RESET				117
127*4882a593Smuzhiyun #define UBI32_CORE1_AXI_RESET				118
128*4882a593Smuzhiyun #define UBI32_CORE2_CLKRST_CLAMP_RESET			119
129*4882a593Smuzhiyun #define UBI32_CORE2_CLAMP_RESET				120
130*4882a593Smuzhiyun #define UBI32_CORE2_AHB_RESET				121
131*4882a593Smuzhiyun #define UBI32_CORE2_AXI_RESET				122
132*4882a593Smuzhiyun #define GMAC_CORE1_RESET				123
133*4882a593Smuzhiyun #define GMAC_CORE2_RESET				124
134*4882a593Smuzhiyun #define GMAC_CORE3_RESET				125
135*4882a593Smuzhiyun #define GMAC_CORE4_RESET				126
136*4882a593Smuzhiyun #define GMAC_AHB_RESET					127
137*4882a593Smuzhiyun #define NSS_CH0_RST_RX_CLK_N_RESET			128
138*4882a593Smuzhiyun #define NSS_CH0_RST_TX_CLK_N_RESET			129
139*4882a593Smuzhiyun #define NSS_CH0_RST_RX_125M_N_RESET			130
140*4882a593Smuzhiyun #define NSS_CH0_HW_RST_RX_125M_N_RESET			131
141*4882a593Smuzhiyun #define NSS_CH0_RST_TX_125M_N_RESET			132
142*4882a593Smuzhiyun #define NSS_CH1_RST_RX_CLK_N_RESET			133
143*4882a593Smuzhiyun #define NSS_CH1_RST_TX_CLK_N_RESET			134
144*4882a593Smuzhiyun #define NSS_CH1_RST_RX_125M_N_RESET			135
145*4882a593Smuzhiyun #define NSS_CH1_HW_RST_RX_125M_N_RESET			136
146*4882a593Smuzhiyun #define NSS_CH1_RST_TX_125M_N_RESET			137
147*4882a593Smuzhiyun #define NSS_CH2_RST_RX_CLK_N_RESET			138
148*4882a593Smuzhiyun #define NSS_CH2_RST_TX_CLK_N_RESET			139
149*4882a593Smuzhiyun #define NSS_CH2_RST_RX_125M_N_RESET			140
150*4882a593Smuzhiyun #define NSS_CH2_HW_RST_RX_125M_N_RESET			141
151*4882a593Smuzhiyun #define NSS_CH2_RST_TX_125M_N_RESET			142
152*4882a593Smuzhiyun #define NSS_CH3_RST_RX_CLK_N_RESET			143
153*4882a593Smuzhiyun #define NSS_CH3_RST_TX_CLK_N_RESET			144
154*4882a593Smuzhiyun #define NSS_CH3_RST_RX_125M_N_RESET			145
155*4882a593Smuzhiyun #define NSS_CH3_HW_RST_RX_125M_N_RESET			146
156*4882a593Smuzhiyun #define NSS_CH3_RST_TX_125M_N_RESET			147
157*4882a593Smuzhiyun #define NSS_RST_RX_250M_125M_N_RESET			148
158*4882a593Smuzhiyun #define NSS_RST_TX_250M_125M_N_RESET			149
159*4882a593Smuzhiyun #define NSS_QSGMII_TXPI_RST_N_RESET			150
160*4882a593Smuzhiyun #define NSS_QSGMII_CDR_RST_N_RESET			151
161*4882a593Smuzhiyun #define NSS_SGMII2_CDR_RST_N_RESET			152
162*4882a593Smuzhiyun #define NSS_SGMII3_CDR_RST_N_RESET			153
163*4882a593Smuzhiyun #define NSS_CAL_PRBS_RST_N_RESET			154
164*4882a593Smuzhiyun #define NSS_LCKDT_RST_N_RESET				155
165*4882a593Smuzhiyun #define NSS_SRDS_N_RESET				156
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #endif
168