1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2019 Glider bvba 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun #ifndef __DT_BINDINGS_POWER_R8A77961_SYSC_H__ 6*4882a593Smuzhiyun #define __DT_BINDINGS_POWER_R8A77961_SYSC_H__ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun * These power domain indices match the numbers of the interrupt bits 10*4882a593Smuzhiyun * representing the power areas in the various Interrupt Registers 11*4882a593Smuzhiyun * (e.g. SYSCISR, Interrupt Status Register) 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define R8A77961_PD_CA57_CPU0 0 15*4882a593Smuzhiyun #define R8A77961_PD_CA57_CPU1 1 16*4882a593Smuzhiyun #define R8A77961_PD_CA53_CPU0 5 17*4882a593Smuzhiyun #define R8A77961_PD_CA53_CPU1 6 18*4882a593Smuzhiyun #define R8A77961_PD_CA53_CPU2 7 19*4882a593Smuzhiyun #define R8A77961_PD_CA53_CPU3 8 20*4882a593Smuzhiyun #define R8A77961_PD_CA57_SCU 12 21*4882a593Smuzhiyun #define R8A77961_PD_CR7 13 22*4882a593Smuzhiyun #define R8A77961_PD_A3VC 14 23*4882a593Smuzhiyun #define R8A77961_PD_3DG_A 17 24*4882a593Smuzhiyun #define R8A77961_PD_3DG_B 18 25*4882a593Smuzhiyun #define R8A77961_PD_CA53_SCU 21 26*4882a593Smuzhiyun #define R8A77961_PD_A3IR 24 27*4882a593Smuzhiyun #define R8A77961_PD_A2VC1 26 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* Always-on power area */ 30*4882a593Smuzhiyun #define R8A77961_PD_ALWAYS_ON 32 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #endif /* __DT_BINDINGS_POWER_R8A77961_SYSC_H__ */ 33