1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright (C) 2020 Renesas Electronics Corp. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun #ifndef __DT_BINDINGS_POWER_R8A7742_SYSC_H__ 6*4882a593Smuzhiyun #define __DT_BINDINGS_POWER_R8A7742_SYSC_H__ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun * These power domain indices match the numbers of the interrupt bits 10*4882a593Smuzhiyun * representing the power areas in the various Interrupt Registers 11*4882a593Smuzhiyun * (e.g. SYSCISR, Interrupt Status Register) 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define R8A7742_PD_CA15_CPU0 0 15*4882a593Smuzhiyun #define R8A7742_PD_CA15_CPU1 1 16*4882a593Smuzhiyun #define R8A7742_PD_CA15_CPU2 2 17*4882a593Smuzhiyun #define R8A7742_PD_CA15_CPU3 3 18*4882a593Smuzhiyun #define R8A7742_PD_CA7_CPU0 5 19*4882a593Smuzhiyun #define R8A7742_PD_CA7_CPU1 6 20*4882a593Smuzhiyun #define R8A7742_PD_CA7_CPU2 7 21*4882a593Smuzhiyun #define R8A7742_PD_CA7_CPU3 8 22*4882a593Smuzhiyun #define R8A7742_PD_CA15_SCU 12 23*4882a593Smuzhiyun #define R8A7742_PD_RGX 20 24*4882a593Smuzhiyun #define R8A7742_PD_CA7_SCU 21 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* Always-on power area */ 27*4882a593Smuzhiyun #define R8A7742_PD_ALWAYS_ON 32 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #endif /* __DT_BINDINGS_POWER_R8A7742_SYSC_H__ */ 30