xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/x1000-cgu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This header provides clock numbers for the ingenic,x1000-cgu DT binding.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * They are roughly ordered as:
6*4882a593Smuzhiyun  *   - external clocks
7*4882a593Smuzhiyun  *   - PLLs
8*4882a593Smuzhiyun  *   - muxes/dividers in the order they appear in the x1000 programmers manual
9*4882a593Smuzhiyun  *   - gates in order of their bit in the CLKGR* registers
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __DT_BINDINGS_CLOCK_X1000_CGU_H__
13*4882a593Smuzhiyun #define __DT_BINDINGS_CLOCK_X1000_CGU_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define X1000_CLK_EXCLK			0
16*4882a593Smuzhiyun #define X1000_CLK_RTCLK			1
17*4882a593Smuzhiyun #define X1000_CLK_APLL			2
18*4882a593Smuzhiyun #define X1000_CLK_MPLL			3
19*4882a593Smuzhiyun #define X1000_CLK_OTGPHY		4
20*4882a593Smuzhiyun #define X1000_CLK_SCLKA			5
21*4882a593Smuzhiyun #define X1000_CLK_CPUMUX		6
22*4882a593Smuzhiyun #define X1000_CLK_CPU			7
23*4882a593Smuzhiyun #define X1000_CLK_L2CACHE		8
24*4882a593Smuzhiyun #define X1000_CLK_AHB0			9
25*4882a593Smuzhiyun #define X1000_CLK_AHB2PMUX		10
26*4882a593Smuzhiyun #define X1000_CLK_AHB2			11
27*4882a593Smuzhiyun #define X1000_CLK_PCLK			12
28*4882a593Smuzhiyun #define X1000_CLK_DDR			13
29*4882a593Smuzhiyun #define X1000_CLK_MAC			14
30*4882a593Smuzhiyun #define X1000_CLK_LCD			15
31*4882a593Smuzhiyun #define X1000_CLK_MSCMUX		16
32*4882a593Smuzhiyun #define X1000_CLK_MSC0			17
33*4882a593Smuzhiyun #define X1000_CLK_MSC1			18
34*4882a593Smuzhiyun #define X1000_CLK_OTG			19
35*4882a593Smuzhiyun #define X1000_CLK_SSIPLL		20
36*4882a593Smuzhiyun #define X1000_CLK_SSIPLL_DIV2	21
37*4882a593Smuzhiyun #define X1000_CLK_SSIMUX		22
38*4882a593Smuzhiyun #define X1000_CLK_EMC			23
39*4882a593Smuzhiyun #define X1000_CLK_EFUSE			24
40*4882a593Smuzhiyun #define X1000_CLK_SFC			25
41*4882a593Smuzhiyun #define X1000_CLK_I2C0			26
42*4882a593Smuzhiyun #define X1000_CLK_I2C1			27
43*4882a593Smuzhiyun #define X1000_CLK_I2C2			28
44*4882a593Smuzhiyun #define X1000_CLK_UART0			29
45*4882a593Smuzhiyun #define X1000_CLK_UART1			30
46*4882a593Smuzhiyun #define X1000_CLK_UART2			31
47*4882a593Smuzhiyun #define X1000_CLK_TCU			32
48*4882a593Smuzhiyun #define X1000_CLK_SSI			33
49*4882a593Smuzhiyun #define X1000_CLK_OST			34
50*4882a593Smuzhiyun #define X1000_CLK_PDMA			35
51*4882a593Smuzhiyun #define X1000_CLK_EXCLK_DIV512	36
52*4882a593Smuzhiyun #define X1000_CLK_RTC			37
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #endif /* __DT_BINDINGS_CLOCK_X1000_CGU_H__ */
55