1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * This header provides constants for binding nvidia,tegra114-car. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * The first 160 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB 6*4882a593Smuzhiyun * registers. These IDs often match those in the CAR's RST_DEVICES registers, 7*4882a593Smuzhiyun * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In 8*4882a593Smuzhiyun * this case, those clocks are assigned IDs above 160 in order to highlight 9*4882a593Smuzhiyun * this issue. Implementations that interpret these clock IDs as bit values 10*4882a593Smuzhiyun * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to 11*4882a593Smuzhiyun * explicitly handle these special cases. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * The balance of the clocks controlled by the CAR are assigned IDs of 160 and 14*4882a593Smuzhiyun * above. 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 18*4882a593Smuzhiyun #define _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* 0 */ 21*4882a593Smuzhiyun /* 1 */ 22*4882a593Smuzhiyun /* 2 */ 23*4882a593Smuzhiyun /* 3 */ 24*4882a593Smuzhiyun #define TEGRA114_CLK_RTC 4 25*4882a593Smuzhiyun #define TEGRA114_CLK_TIMER 5 26*4882a593Smuzhiyun #define TEGRA114_CLK_UARTA 6 27*4882a593Smuzhiyun /* 7 (register bit affects uartb and vfir) */ 28*4882a593Smuzhiyun /* 8 */ 29*4882a593Smuzhiyun #define TEGRA114_CLK_SDMMC2 9 30*4882a593Smuzhiyun /* 10 (register bit affects spdif_in and spdif_out) */ 31*4882a593Smuzhiyun #define TEGRA114_CLK_I2S1 11 32*4882a593Smuzhiyun #define TEGRA114_CLK_I2C1 12 33*4882a593Smuzhiyun #define TEGRA114_CLK_NDFLASH 13 34*4882a593Smuzhiyun #define TEGRA114_CLK_SDMMC1 14 35*4882a593Smuzhiyun #define TEGRA114_CLK_SDMMC4 15 36*4882a593Smuzhiyun /* 16 */ 37*4882a593Smuzhiyun #define TEGRA114_CLK_PWM 17 38*4882a593Smuzhiyun #define TEGRA114_CLK_I2S2 18 39*4882a593Smuzhiyun #define TEGRA114_CLK_EPP 19 40*4882a593Smuzhiyun /* 20 (register bit affects vi and vi_sensor) */ 41*4882a593Smuzhiyun #define TEGRA114_CLK_GR2D 21 42*4882a593Smuzhiyun #define TEGRA114_CLK_USBD 22 43*4882a593Smuzhiyun #define TEGRA114_CLK_ISP 23 44*4882a593Smuzhiyun #define TEGRA114_CLK_GR3D 24 45*4882a593Smuzhiyun /* 25 */ 46*4882a593Smuzhiyun #define TEGRA114_CLK_DISP2 26 47*4882a593Smuzhiyun #define TEGRA114_CLK_DISP1 27 48*4882a593Smuzhiyun #define TEGRA114_CLK_HOST1X 28 49*4882a593Smuzhiyun #define TEGRA114_CLK_VCP 29 50*4882a593Smuzhiyun #define TEGRA114_CLK_I2S0 30 51*4882a593Smuzhiyun /* 31 */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define TEGRA114_CLK_MC 32 54*4882a593Smuzhiyun /* 33 */ 55*4882a593Smuzhiyun #define TEGRA114_CLK_APBDMA 34 56*4882a593Smuzhiyun /* 35 */ 57*4882a593Smuzhiyun #define TEGRA114_CLK_KBC 36 58*4882a593Smuzhiyun /* 37 */ 59*4882a593Smuzhiyun /* 38 */ 60*4882a593Smuzhiyun /* 39 (register bit affects fuse and fuse_burn) */ 61*4882a593Smuzhiyun #define TEGRA114_CLK_KFUSE 40 62*4882a593Smuzhiyun #define TEGRA114_CLK_SBC1 41 63*4882a593Smuzhiyun #define TEGRA114_CLK_NOR 42 64*4882a593Smuzhiyun /* 43 */ 65*4882a593Smuzhiyun #define TEGRA114_CLK_SBC2 44 66*4882a593Smuzhiyun /* 45 */ 67*4882a593Smuzhiyun #define TEGRA114_CLK_SBC3 46 68*4882a593Smuzhiyun #define TEGRA114_CLK_I2C5 47 69*4882a593Smuzhiyun #define TEGRA114_CLK_DSIA 48 70*4882a593Smuzhiyun /* 49 */ 71*4882a593Smuzhiyun #define TEGRA114_CLK_MIPI 50 72*4882a593Smuzhiyun #define TEGRA114_CLK_HDMI 51 73*4882a593Smuzhiyun #define TEGRA114_CLK_CSI 52 74*4882a593Smuzhiyun /* 53 */ 75*4882a593Smuzhiyun #define TEGRA114_CLK_I2C2 54 76*4882a593Smuzhiyun #define TEGRA114_CLK_UARTC 55 77*4882a593Smuzhiyun #define TEGRA114_CLK_MIPI_CAL 56 78*4882a593Smuzhiyun #define TEGRA114_CLK_EMC 57 79*4882a593Smuzhiyun #define TEGRA114_CLK_USB2 58 80*4882a593Smuzhiyun #define TEGRA114_CLK_USB3 59 81*4882a593Smuzhiyun /* 60 */ 82*4882a593Smuzhiyun #define TEGRA114_CLK_VDE 61 83*4882a593Smuzhiyun #define TEGRA114_CLK_BSEA 62 84*4882a593Smuzhiyun #define TEGRA114_CLK_BSEV 63 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* 64 */ 87*4882a593Smuzhiyun #define TEGRA114_CLK_UARTD 65 88*4882a593Smuzhiyun /* 66 */ 89*4882a593Smuzhiyun #define TEGRA114_CLK_I2C3 67 90*4882a593Smuzhiyun #define TEGRA114_CLK_SBC4 68 91*4882a593Smuzhiyun #define TEGRA114_CLK_SDMMC3 69 92*4882a593Smuzhiyun /* 70 */ 93*4882a593Smuzhiyun #define TEGRA114_CLK_OWR 71 94*4882a593Smuzhiyun /* 72 */ 95*4882a593Smuzhiyun #define TEGRA114_CLK_CSITE 73 96*4882a593Smuzhiyun /* 74 */ 97*4882a593Smuzhiyun /* 75 */ 98*4882a593Smuzhiyun #define TEGRA114_CLK_LA 76 99*4882a593Smuzhiyun #define TEGRA114_CLK_TRACE 77 100*4882a593Smuzhiyun #define TEGRA114_CLK_SOC_THERM 78 101*4882a593Smuzhiyun #define TEGRA114_CLK_DTV 79 102*4882a593Smuzhiyun #define TEGRA114_CLK_NDSPEED 80 103*4882a593Smuzhiyun #define TEGRA114_CLK_I2CSLOW 81 104*4882a593Smuzhiyun #define TEGRA114_CLK_DSIB 82 105*4882a593Smuzhiyun #define TEGRA114_CLK_TSEC 83 106*4882a593Smuzhiyun /* 84 */ 107*4882a593Smuzhiyun /* 85 */ 108*4882a593Smuzhiyun /* 86 */ 109*4882a593Smuzhiyun /* 87 */ 110*4882a593Smuzhiyun /* 88 */ 111*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_HOST 89 112*4882a593Smuzhiyun /* 90 */ 113*4882a593Smuzhiyun #define TEGRA114_CLK_MSENC 91 114*4882a593Smuzhiyun #define TEGRA114_CLK_CSUS 92 115*4882a593Smuzhiyun /* 93 */ 116*4882a593Smuzhiyun /* 94 */ 117*4882a593Smuzhiyun /* 95 (bit affects xusb_dev and xusb_dev_src) */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* 96 */ 120*4882a593Smuzhiyun /* 97 */ 121*4882a593Smuzhiyun /* 98 */ 122*4882a593Smuzhiyun #define TEGRA114_CLK_MSELECT 99 123*4882a593Smuzhiyun #define TEGRA114_CLK_TSENSOR 100 124*4882a593Smuzhiyun #define TEGRA114_CLK_I2S3 101 125*4882a593Smuzhiyun #define TEGRA114_CLK_I2S4 102 126*4882a593Smuzhiyun #define TEGRA114_CLK_I2C4 103 127*4882a593Smuzhiyun #define TEGRA114_CLK_SBC5 104 128*4882a593Smuzhiyun #define TEGRA114_CLK_SBC6 105 129*4882a593Smuzhiyun #define TEGRA114_CLK_D_AUDIO 106 130*4882a593Smuzhiyun #define TEGRA114_CLK_APBIF 107 131*4882a593Smuzhiyun #define TEGRA114_CLK_DAM0 108 132*4882a593Smuzhiyun #define TEGRA114_CLK_DAM1 109 133*4882a593Smuzhiyun #define TEGRA114_CLK_DAM2 110 134*4882a593Smuzhiyun #define TEGRA114_CLK_HDA2CODEC_2X 111 135*4882a593Smuzhiyun /* 112 */ 136*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO0_2X 113 137*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO1_2X 114 138*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO2_2X 115 139*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO3_2X 116 140*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO4_2X 117 141*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF_2X 118 142*4882a593Smuzhiyun #define TEGRA114_CLK_ACTMON 119 143*4882a593Smuzhiyun #define TEGRA114_CLK_EXTERN1 120 144*4882a593Smuzhiyun #define TEGRA114_CLK_EXTERN2 121 145*4882a593Smuzhiyun #define TEGRA114_CLK_EXTERN3 122 146*4882a593Smuzhiyun /* 123 */ 147*4882a593Smuzhiyun /* 124 */ 148*4882a593Smuzhiyun #define TEGRA114_CLK_HDA 125 149*4882a593Smuzhiyun /* 126 */ 150*4882a593Smuzhiyun #define TEGRA114_CLK_SE 127 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define TEGRA114_CLK_HDA2HDMI 128 153*4882a593Smuzhiyun /* 129 */ 154*4882a593Smuzhiyun /* 130 */ 155*4882a593Smuzhiyun /* 131 */ 156*4882a593Smuzhiyun /* 132 */ 157*4882a593Smuzhiyun /* 133 */ 158*4882a593Smuzhiyun /* 134 */ 159*4882a593Smuzhiyun /* 135 */ 160*4882a593Smuzhiyun #define TEGRA114_CLK_CEC 136 161*4882a593Smuzhiyun /* 137 */ 162*4882a593Smuzhiyun /* 138 */ 163*4882a593Smuzhiyun /* 139 */ 164*4882a593Smuzhiyun /* 140 */ 165*4882a593Smuzhiyun /* 141 */ 166*4882a593Smuzhiyun /* 142 */ 167*4882a593Smuzhiyun /* 143 (bit affects xusb_falcon_src, xusb_fs_src, */ 168*4882a593Smuzhiyun /* xusb_host_src and xusb_ss_src) */ 169*4882a593Smuzhiyun #define TEGRA114_CLK_CILAB 144 170*4882a593Smuzhiyun #define TEGRA114_CLK_CILCD 145 171*4882a593Smuzhiyun #define TEGRA114_CLK_CILE 146 172*4882a593Smuzhiyun #define TEGRA114_CLK_DSIALP 147 173*4882a593Smuzhiyun #define TEGRA114_CLK_DSIBLP 148 174*4882a593Smuzhiyun /* 149 */ 175*4882a593Smuzhiyun #define TEGRA114_CLK_DDS 150 176*4882a593Smuzhiyun /* 151 */ 177*4882a593Smuzhiyun #define TEGRA114_CLK_DP2 152 178*4882a593Smuzhiyun #define TEGRA114_CLK_AMX 153 179*4882a593Smuzhiyun #define TEGRA114_CLK_ADX 154 180*4882a593Smuzhiyun /* 155 (bit affects dfll_ref and dfll_soc) */ 181*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_SS 156 182*4882a593Smuzhiyun /* 157 */ 183*4882a593Smuzhiyun /* 158 */ 184*4882a593Smuzhiyun /* 159 */ 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* 160 */ 187*4882a593Smuzhiyun /* 161 */ 188*4882a593Smuzhiyun /* 162 */ 189*4882a593Smuzhiyun /* 163 */ 190*4882a593Smuzhiyun /* 164 */ 191*4882a593Smuzhiyun /* 165 */ 192*4882a593Smuzhiyun /* 166 */ 193*4882a593Smuzhiyun /* 167 */ 194*4882a593Smuzhiyun /* 168 */ 195*4882a593Smuzhiyun /* 169 */ 196*4882a593Smuzhiyun /* 170 */ 197*4882a593Smuzhiyun /* 171 */ 198*4882a593Smuzhiyun /* 172 */ 199*4882a593Smuzhiyun /* 173 */ 200*4882a593Smuzhiyun /* 174 */ 201*4882a593Smuzhiyun /* 175 */ 202*4882a593Smuzhiyun /* 176 */ 203*4882a593Smuzhiyun /* 177 */ 204*4882a593Smuzhiyun /* 178 */ 205*4882a593Smuzhiyun /* 179 */ 206*4882a593Smuzhiyun /* 180 */ 207*4882a593Smuzhiyun /* 181 */ 208*4882a593Smuzhiyun /* 182 */ 209*4882a593Smuzhiyun /* 183 */ 210*4882a593Smuzhiyun /* 184 */ 211*4882a593Smuzhiyun /* 185 */ 212*4882a593Smuzhiyun /* 186 */ 213*4882a593Smuzhiyun /* 187 */ 214*4882a593Smuzhiyun /* 188 */ 215*4882a593Smuzhiyun /* 189 */ 216*4882a593Smuzhiyun /* 190 */ 217*4882a593Smuzhiyun /* 191 */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define TEGRA114_CLK_UARTB 192 220*4882a593Smuzhiyun #define TEGRA114_CLK_VFIR 193 221*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF_IN 194 222*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF_OUT 195 223*4882a593Smuzhiyun #define TEGRA114_CLK_VI 196 224*4882a593Smuzhiyun #define TEGRA114_CLK_VI_SENSOR 197 225*4882a593Smuzhiyun #define TEGRA114_CLK_FUSE 198 226*4882a593Smuzhiyun #define TEGRA114_CLK_FUSE_BURN 199 227*4882a593Smuzhiyun #define TEGRA114_CLK_CLK_32K 200 228*4882a593Smuzhiyun #define TEGRA114_CLK_CLK_M 201 229*4882a593Smuzhiyun #define TEGRA114_CLK_CLK_M_DIV2 202 230*4882a593Smuzhiyun #define TEGRA114_CLK_CLK_M_DIV4 203 231*4882a593Smuzhiyun #define TEGRA114_CLK_OSC_DIV2 202 232*4882a593Smuzhiyun #define TEGRA114_CLK_OSC_DIV4 203 233*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_REF 204 234*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_C 205 235*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_C_OUT1 206 236*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_C2 207 237*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_C3 208 238*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_M 209 239*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_M_OUT1 210 240*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_P 211 241*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_P_OUT1 212 242*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_P_OUT2 213 243*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_P_OUT3 214 244*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_P_OUT4 215 245*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_A 216 246*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_A_OUT0 217 247*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_D 218 248*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_D_OUT0 219 249*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_D2 220 250*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_D2_OUT0 221 251*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_U 222 252*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_U_480M 223 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_U_60M 224 255*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_U_48M 225 256*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_U_12M 226 257*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_X 227 258*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_X_OUT0 228 259*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_RE_VCO 229 260*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_RE_OUT 230 261*4882a593Smuzhiyun #define TEGRA114_CLK_PLL_E_OUT0 231 262*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF_IN_SYNC 232 263*4882a593Smuzhiyun #define TEGRA114_CLK_I2S0_SYNC 233 264*4882a593Smuzhiyun #define TEGRA114_CLK_I2S1_SYNC 234 265*4882a593Smuzhiyun #define TEGRA114_CLK_I2S2_SYNC 235 266*4882a593Smuzhiyun #define TEGRA114_CLK_I2S3_SYNC 236 267*4882a593Smuzhiyun #define TEGRA114_CLK_I2S4_SYNC 237 268*4882a593Smuzhiyun #define TEGRA114_CLK_VIMCLK_SYNC 238 269*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO0 239 270*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO1 240 271*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO2 241 272*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO3 242 273*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO4 243 274*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF 244 275*4882a593Smuzhiyun /* 245 */ 276*4882a593Smuzhiyun /* 246 */ 277*4882a593Smuzhiyun /* 247 */ 278*4882a593Smuzhiyun /* 248 */ 279*4882a593Smuzhiyun #define TEGRA114_CLK_OSC 249 280*4882a593Smuzhiyun /* 250 */ 281*4882a593Smuzhiyun /* 251 */ 282*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_HOST_SRC 252 283*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_FALCON_SRC 253 284*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_FS_SRC 254 285*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_SS_SRC 255 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_DEV_SRC 256 288*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_DEV 257 289*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_HS_SRC 258 290*4882a593Smuzhiyun #define TEGRA114_CLK_SCLK 259 291*4882a593Smuzhiyun #define TEGRA114_CLK_HCLK 260 292*4882a593Smuzhiyun #define TEGRA114_CLK_PCLK 261 293*4882a593Smuzhiyun #define TEGRA114_CLK_CCLK_G 262 294*4882a593Smuzhiyun #define TEGRA114_CLK_CCLK_LP 263 295*4882a593Smuzhiyun #define TEGRA114_CLK_DFLL_REF 264 296*4882a593Smuzhiyun #define TEGRA114_CLK_DFLL_SOC 265 297*4882a593Smuzhiyun /* 266 */ 298*4882a593Smuzhiyun /* 267 */ 299*4882a593Smuzhiyun /* 268 */ 300*4882a593Smuzhiyun /* 269 */ 301*4882a593Smuzhiyun /* 270 */ 302*4882a593Smuzhiyun /* 271 */ 303*4882a593Smuzhiyun /* 272 */ 304*4882a593Smuzhiyun /* 273 */ 305*4882a593Smuzhiyun /* 274 */ 306*4882a593Smuzhiyun /* 275 */ 307*4882a593Smuzhiyun /* 276 */ 308*4882a593Smuzhiyun /* 277 */ 309*4882a593Smuzhiyun /* 278 */ 310*4882a593Smuzhiyun /* 279 */ 311*4882a593Smuzhiyun /* 280 */ 312*4882a593Smuzhiyun /* 281 */ 313*4882a593Smuzhiyun /* 282 */ 314*4882a593Smuzhiyun /* 283 */ 315*4882a593Smuzhiyun /* 284 */ 316*4882a593Smuzhiyun /* 285 */ 317*4882a593Smuzhiyun /* 286 */ 318*4882a593Smuzhiyun /* 287 */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* 288 */ 321*4882a593Smuzhiyun /* 289 */ 322*4882a593Smuzhiyun /* 290 */ 323*4882a593Smuzhiyun /* 291 */ 324*4882a593Smuzhiyun /* 292 */ 325*4882a593Smuzhiyun /* 293 */ 326*4882a593Smuzhiyun /* 294 */ 327*4882a593Smuzhiyun /* 295 */ 328*4882a593Smuzhiyun /* 296 */ 329*4882a593Smuzhiyun /* 297 */ 330*4882a593Smuzhiyun /* 298 */ 331*4882a593Smuzhiyun /* 299 */ 332*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO0_MUX 300 333*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO1_MUX 301 334*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO2_MUX 302 335*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO3_MUX 303 336*4882a593Smuzhiyun #define TEGRA114_CLK_AUDIO4_MUX 304 337*4882a593Smuzhiyun #define TEGRA114_CLK_SPDIF_MUX 305 338*4882a593Smuzhiyun /* 306 */ 339*4882a593Smuzhiyun /* 307 */ 340*4882a593Smuzhiyun /* 308 */ 341*4882a593Smuzhiyun #define TEGRA114_CLK_DSIA_MUX 309 342*4882a593Smuzhiyun #define TEGRA114_CLK_DSIB_MUX 310 343*4882a593Smuzhiyun #define TEGRA114_CLK_XUSB_SS_DIV2 311 344*4882a593Smuzhiyun #define TEGRA114_CLK_CLK_MAX 312 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #endif /* _DT_BINDINGS_CLOCK_TEGRA114_CAR_H */ 347