1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * stm32fx-clock.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 STMicroelectronics 6*4882a593Smuzhiyun * Author: Gabriel Fernandez for STMicroelectronics. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* 10*4882a593Smuzhiyun * List of clocks wich are not derived from system clock (SYSCLOCK) 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * The index of these clocks is the secondary index of DT bindings 13*4882a593Smuzhiyun * (see Documentatoin/devicetree/bindings/clock/st,stm32-rcc.txt) 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * e.g: 16*4882a593Smuzhiyun <assigned-clocks = <&rcc 1 CLK_LSE>; 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_STMFX_H 20*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_STMFX_H 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define SYSTICK 0 23*4882a593Smuzhiyun #define FCLK 1 24*4882a593Smuzhiyun #define CLK_LSI 2 25*4882a593Smuzhiyun #define CLK_LSE 3 26*4882a593Smuzhiyun #define CLK_HSE_RTC 4 27*4882a593Smuzhiyun #define CLK_RTC 5 28*4882a593Smuzhiyun #define PLL_VCO_I2S 6 29*4882a593Smuzhiyun #define PLL_VCO_SAI 7 30*4882a593Smuzhiyun #define CLK_LCD 8 31*4882a593Smuzhiyun #define CLK_I2S 9 32*4882a593Smuzhiyun #define CLK_SAI1 10 33*4882a593Smuzhiyun #define CLK_SAI2 11 34*4882a593Smuzhiyun #define CLK_I2SQ_PDIV 12 35*4882a593Smuzhiyun #define CLK_SAIQ_PDIV 13 36*4882a593Smuzhiyun #define CLK_HSI 14 37*4882a593Smuzhiyun #define CLK_SYSCLK 15 38*4882a593Smuzhiyun #define CLK_F469_DSI 16 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define END_PRIMARY_CLK 17 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define CLK_HDMI_CEC 16 43*4882a593Smuzhiyun #define CLK_SPDIF 17 44*4882a593Smuzhiyun #define CLK_USART1 18 45*4882a593Smuzhiyun #define CLK_USART2 19 46*4882a593Smuzhiyun #define CLK_USART3 20 47*4882a593Smuzhiyun #define CLK_UART4 21 48*4882a593Smuzhiyun #define CLK_UART5 22 49*4882a593Smuzhiyun #define CLK_USART6 23 50*4882a593Smuzhiyun #define CLK_UART7 24 51*4882a593Smuzhiyun #define CLK_UART8 25 52*4882a593Smuzhiyun #define CLK_I2C1 26 53*4882a593Smuzhiyun #define CLK_I2C2 27 54*4882a593Smuzhiyun #define CLK_I2C3 28 55*4882a593Smuzhiyun #define CLK_I2C4 29 56*4882a593Smuzhiyun #define CLK_LPTIMER 30 57*4882a593Smuzhiyun #define CLK_PLL_SRC 31 58*4882a593Smuzhiyun #define CLK_DFSDM1 32 59*4882a593Smuzhiyun #define CLK_ADFSDM1 33 60*4882a593Smuzhiyun #define CLK_F769_DSI 34 61*4882a593Smuzhiyun #define END_PRIMARY_CLK_F7 35 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #endif 64