xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/sprd,sc9863a-clk.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Unisoc SC9863A platform clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019, Unisoc Communications Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_SC9863A_H_
9*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_SC9863A_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define CLK_MPLL0_GATE		0
12*4882a593Smuzhiyun #define CLK_DPLL0_GATE		1
13*4882a593Smuzhiyun #define CLK_LPLL_GATE		2
14*4882a593Smuzhiyun #define CLK_GPLL_GATE		3
15*4882a593Smuzhiyun #define CLK_DPLL1_GATE		4
16*4882a593Smuzhiyun #define CLK_MPLL1_GATE		5
17*4882a593Smuzhiyun #define CLK_MPLL2_GATE		6
18*4882a593Smuzhiyun #define CLK_ISPPLL_GATE		7
19*4882a593Smuzhiyun #define CLK_PMU_APB_NUM		(CLK_ISPPLL_GATE + 1)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CLK_AUDIO_GATE		0
22*4882a593Smuzhiyun #define CLK_RPLL		1
23*4882a593Smuzhiyun #define CLK_RPLL_390M		2
24*4882a593Smuzhiyun #define CLK_RPLL_260M		3
25*4882a593Smuzhiyun #define CLK_RPLL_195M		4
26*4882a593Smuzhiyun #define CLK_RPLL_26M		5
27*4882a593Smuzhiyun #define CLK_ANLG_PHY_G5_NUM	(CLK_RPLL_26M + 1)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CLK_TWPLL		0
30*4882a593Smuzhiyun #define CLK_TWPLL_768M		1
31*4882a593Smuzhiyun #define CLK_TWPLL_384M		2
32*4882a593Smuzhiyun #define CLK_TWPLL_192M		3
33*4882a593Smuzhiyun #define CLK_TWPLL_96M		4
34*4882a593Smuzhiyun #define CLK_TWPLL_48M		5
35*4882a593Smuzhiyun #define CLK_TWPLL_24M		6
36*4882a593Smuzhiyun #define CLK_TWPLL_12M		7
37*4882a593Smuzhiyun #define CLK_TWPLL_512M		8
38*4882a593Smuzhiyun #define CLK_TWPLL_256M		9
39*4882a593Smuzhiyun #define CLK_TWPLL_128M		10
40*4882a593Smuzhiyun #define CLK_TWPLL_64M		11
41*4882a593Smuzhiyun #define CLK_TWPLL_307M2		12
42*4882a593Smuzhiyun #define CLK_TWPLL_219M4		13
43*4882a593Smuzhiyun #define CLK_TWPLL_170M6		14
44*4882a593Smuzhiyun #define CLK_TWPLL_153M6		15
45*4882a593Smuzhiyun #define CLK_TWPLL_76M8		16
46*4882a593Smuzhiyun #define CLK_TWPLL_51M2		17
47*4882a593Smuzhiyun #define CLK_TWPLL_38M4		18
48*4882a593Smuzhiyun #define CLK_TWPLL_19M2		19
49*4882a593Smuzhiyun #define CLK_LPLL		20
50*4882a593Smuzhiyun #define CLK_LPLL_409M6		21
51*4882a593Smuzhiyun #define CLK_LPLL_245M76		22
52*4882a593Smuzhiyun #define CLK_GPLL		23
53*4882a593Smuzhiyun #define CLK_ISPPLL		24
54*4882a593Smuzhiyun #define CLK_ISPPLL_468M		25
55*4882a593Smuzhiyun #define CLK_ANLG_PHY_G1_NUM	(CLK_ISPPLL_468M + 1)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CLK_DPLL0		0
58*4882a593Smuzhiyun #define CLK_DPLL1		1
59*4882a593Smuzhiyun #define CLK_DPLL0_933M		2
60*4882a593Smuzhiyun #define CLK_DPLL0_622M3		3
61*4882a593Smuzhiyun #define CLK_DPLL0_400M		4
62*4882a593Smuzhiyun #define CLK_DPLL0_266M7		5
63*4882a593Smuzhiyun #define CLK_DPLL0_123M1		6
64*4882a593Smuzhiyun #define CLK_DPLL0_50M		7
65*4882a593Smuzhiyun #define CLK_ANLG_PHY_G7_NUM	(CLK_DPLL0_50M + 1)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CLK_MPLL0		0
68*4882a593Smuzhiyun #define CLK_MPLL1		1
69*4882a593Smuzhiyun #define CLK_MPLL2		2
70*4882a593Smuzhiyun #define CLK_MPLL2_675M		3
71*4882a593Smuzhiyun #define CLK_ANLG_PHY_G4_NUM	(CLK_MPLL2_675M + 1)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define CLK_AP_APB		0
74*4882a593Smuzhiyun #define CLK_AP_CE		1
75*4882a593Smuzhiyun #define CLK_NANDC_ECC		2
76*4882a593Smuzhiyun #define CLK_NANDC_26M		3
77*4882a593Smuzhiyun #define CLK_EMMC_32K		4
78*4882a593Smuzhiyun #define CLK_SDIO0_32K		5
79*4882a593Smuzhiyun #define CLK_SDIO1_32K		6
80*4882a593Smuzhiyun #define CLK_SDIO2_32K		7
81*4882a593Smuzhiyun #define CLK_OTG_UTMI		8
82*4882a593Smuzhiyun #define CLK_AP_UART0		9
83*4882a593Smuzhiyun #define CLK_AP_UART1		10
84*4882a593Smuzhiyun #define CLK_AP_UART2		11
85*4882a593Smuzhiyun #define CLK_AP_UART3		12
86*4882a593Smuzhiyun #define CLK_AP_UART4		13
87*4882a593Smuzhiyun #define CLK_AP_I2C0		14
88*4882a593Smuzhiyun #define CLK_AP_I2C1		15
89*4882a593Smuzhiyun #define CLK_AP_I2C2		16
90*4882a593Smuzhiyun #define CLK_AP_I2C3		17
91*4882a593Smuzhiyun #define CLK_AP_I2C4		18
92*4882a593Smuzhiyun #define CLK_AP_I2C5		19
93*4882a593Smuzhiyun #define CLK_AP_I2C6		20
94*4882a593Smuzhiyun #define CLK_AP_SPI0		21
95*4882a593Smuzhiyun #define CLK_AP_SPI1		22
96*4882a593Smuzhiyun #define CLK_AP_SPI2		23
97*4882a593Smuzhiyun #define CLK_AP_SPI3		24
98*4882a593Smuzhiyun #define CLK_AP_IIS0		25
99*4882a593Smuzhiyun #define CLK_AP_IIS1		26
100*4882a593Smuzhiyun #define CLK_AP_IIS2		27
101*4882a593Smuzhiyun #define CLK_SIM0		28
102*4882a593Smuzhiyun #define CLK_SIM0_32K		29
103*4882a593Smuzhiyun #define CLK_AP_CLK_NUM		(CLK_SIM0_32K + 1)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define CLK_13M			0
106*4882a593Smuzhiyun #define CLK_6M5			1
107*4882a593Smuzhiyun #define CLK_4M3			2
108*4882a593Smuzhiyun #define CLK_2M			3
109*4882a593Smuzhiyun #define CLK_250K		4
110*4882a593Smuzhiyun #define CLK_RCO_25M		5
111*4882a593Smuzhiyun #define CLK_RCO_4M		6
112*4882a593Smuzhiyun #define CLK_RCO_2M		7
113*4882a593Smuzhiyun #define CLK_EMC			8
114*4882a593Smuzhiyun #define CLK_AON_APB		9
115*4882a593Smuzhiyun #define CLK_ADI			10
116*4882a593Smuzhiyun #define CLK_AUX0		11
117*4882a593Smuzhiyun #define CLK_AUX1		12
118*4882a593Smuzhiyun #define CLK_AUX2		13
119*4882a593Smuzhiyun #define CLK_PROBE		14
120*4882a593Smuzhiyun #define CLK_PWM0		15
121*4882a593Smuzhiyun #define CLK_PWM1		16
122*4882a593Smuzhiyun #define CLK_PWM2		17
123*4882a593Smuzhiyun #define CLK_AON_THM		18
124*4882a593Smuzhiyun #define CLK_AUDIF		19
125*4882a593Smuzhiyun #define CLK_CPU_DAP		20
126*4882a593Smuzhiyun #define CLK_CPU_TS		21
127*4882a593Smuzhiyun #define CLK_DJTAG_TCK		22
128*4882a593Smuzhiyun #define CLK_EMC_REF		23
129*4882a593Smuzhiyun #define CLK_CSSYS		24
130*4882a593Smuzhiyun #define CLK_AON_PMU		25
131*4882a593Smuzhiyun #define CLK_PMU_26M		26
132*4882a593Smuzhiyun #define CLK_AON_TMR		27
133*4882a593Smuzhiyun #define CLK_POWER_CPU		28
134*4882a593Smuzhiyun #define CLK_AP_AXI		29
135*4882a593Smuzhiyun #define CLK_SDIO0_2X		30
136*4882a593Smuzhiyun #define CLK_SDIO1_2X		31
137*4882a593Smuzhiyun #define CLK_SDIO2_2X		32
138*4882a593Smuzhiyun #define CLK_EMMC_2X		33
139*4882a593Smuzhiyun #define CLK_DPU			34
140*4882a593Smuzhiyun #define CLK_DPU_DPI		35
141*4882a593Smuzhiyun #define CLK_OTG_REF		36
142*4882a593Smuzhiyun #define CLK_SDPHY_APB		37
143*4882a593Smuzhiyun #define CLK_ALG_IO_APB		38
144*4882a593Smuzhiyun #define CLK_GPU_CORE		39
145*4882a593Smuzhiyun #define CLK_GPU_SOC		40
146*4882a593Smuzhiyun #define CLK_MM_EMC		41
147*4882a593Smuzhiyun #define CLK_MM_AHB		42
148*4882a593Smuzhiyun #define CLK_BPC			43
149*4882a593Smuzhiyun #define CLK_DCAM_IF		44
150*4882a593Smuzhiyun #define CLK_ISP			45
151*4882a593Smuzhiyun #define CLK_JPG			46
152*4882a593Smuzhiyun #define CLK_CPP			47
153*4882a593Smuzhiyun #define CLK_SENSOR0		48
154*4882a593Smuzhiyun #define CLK_SENSOR1		49
155*4882a593Smuzhiyun #define CLK_SENSOR2		50
156*4882a593Smuzhiyun #define CLK_MM_VEMC		51
157*4882a593Smuzhiyun #define CLK_MM_VAHB		52
158*4882a593Smuzhiyun #define CLK_VSP			53
159*4882a593Smuzhiyun #define CLK_CORE0		54
160*4882a593Smuzhiyun #define CLK_CORE1		55
161*4882a593Smuzhiyun #define CLK_CORE2		56
162*4882a593Smuzhiyun #define CLK_CORE3		57
163*4882a593Smuzhiyun #define CLK_CORE4		58
164*4882a593Smuzhiyun #define CLK_CORE5		59
165*4882a593Smuzhiyun #define CLK_CORE6		60
166*4882a593Smuzhiyun #define CLK_CORE7		61
167*4882a593Smuzhiyun #define CLK_SCU			62
168*4882a593Smuzhiyun #define CLK_ACE			63
169*4882a593Smuzhiyun #define CLK_AXI_PERIPH		64
170*4882a593Smuzhiyun #define CLK_AXI_ACP		65
171*4882a593Smuzhiyun #define CLK_ATB			66
172*4882a593Smuzhiyun #define CLK_DEBUG_APB		67
173*4882a593Smuzhiyun #define CLK_GIC			68
174*4882a593Smuzhiyun #define CLK_PERIPH		69
175*4882a593Smuzhiyun #define CLK_AON_CLK_NUM		(CLK_VSP + 1)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define CLK_OTG_EB		0
178*4882a593Smuzhiyun #define CLK_DMA_EB		1
179*4882a593Smuzhiyun #define CLK_CE_EB		2
180*4882a593Smuzhiyun #define CLK_NANDC_EB		3
181*4882a593Smuzhiyun #define CLK_SDIO0_EB		4
182*4882a593Smuzhiyun #define CLK_SDIO1_EB		5
183*4882a593Smuzhiyun #define CLK_SDIO2_EB		6
184*4882a593Smuzhiyun #define CLK_EMMC_EB		7
185*4882a593Smuzhiyun #define CLK_EMMC_32K_EB		8
186*4882a593Smuzhiyun #define CLK_SDIO0_32K_EB	9
187*4882a593Smuzhiyun #define CLK_SDIO1_32K_EB	10
188*4882a593Smuzhiyun #define CLK_SDIO2_32K_EB	11
189*4882a593Smuzhiyun #define CLK_NANDC_26M_EB	12
190*4882a593Smuzhiyun #define CLK_DMA_EB2		13
191*4882a593Smuzhiyun #define CLK_CE_EB2		14
192*4882a593Smuzhiyun #define CLK_AP_AHB_GATE_NUM	(CLK_CE_EB2 + 1)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define CLK_GPIO_EB		0
195*4882a593Smuzhiyun #define CLK_PWM0_EB		1
196*4882a593Smuzhiyun #define CLK_PWM1_EB		2
197*4882a593Smuzhiyun #define CLK_PWM2_EB		3
198*4882a593Smuzhiyun #define CLK_PWM3_EB		4
199*4882a593Smuzhiyun #define CLK_KPD_EB		5
200*4882a593Smuzhiyun #define CLK_AON_SYST_EB		6
201*4882a593Smuzhiyun #define CLK_AP_SYST_EB		7
202*4882a593Smuzhiyun #define CLK_AON_TMR_EB		8
203*4882a593Smuzhiyun #define CLK_EFUSE_EB		9
204*4882a593Smuzhiyun #define CLK_EIC_EB		10
205*4882a593Smuzhiyun #define CLK_INTC_EB		11
206*4882a593Smuzhiyun #define CLK_ADI_EB		12
207*4882a593Smuzhiyun #define CLK_AUDIF_EB		13
208*4882a593Smuzhiyun #define CLK_AUD_EB		14
209*4882a593Smuzhiyun #define CLK_VBC_EB		15
210*4882a593Smuzhiyun #define CLK_PIN_EB		16
211*4882a593Smuzhiyun #define CLK_AP_WDG_EB		17
212*4882a593Smuzhiyun #define CLK_MM_EB		18
213*4882a593Smuzhiyun #define CLK_AON_APB_CKG_EB	19
214*4882a593Smuzhiyun #define CLK_CA53_TS0_EB		20
215*4882a593Smuzhiyun #define CLK_CA53_TS1_EB		21
216*4882a593Smuzhiyun #define CLK_CS53_DAP_EB		22
217*4882a593Smuzhiyun #define CLK_PMU_EB		23
218*4882a593Smuzhiyun #define CLK_THM_EB		24
219*4882a593Smuzhiyun #define CLK_AUX0_EB		25
220*4882a593Smuzhiyun #define CLK_AUX1_EB		26
221*4882a593Smuzhiyun #define CLK_AUX2_EB		27
222*4882a593Smuzhiyun #define CLK_PROBE_EB		28
223*4882a593Smuzhiyun #define CLK_EMC_REF_EB		29
224*4882a593Smuzhiyun #define CLK_CA53_WDG_EB		30
225*4882a593Smuzhiyun #define CLK_AP_TMR1_EB		31
226*4882a593Smuzhiyun #define CLK_AP_TMR2_EB		32
227*4882a593Smuzhiyun #define CLK_DISP_EMC_EB		33
228*4882a593Smuzhiyun #define CLK_ZIP_EMC_EB		34
229*4882a593Smuzhiyun #define CLK_GSP_EMC_EB		35
230*4882a593Smuzhiyun #define CLK_MM_VSP_EB		36
231*4882a593Smuzhiyun #define CLK_MDAR_EB		37
232*4882a593Smuzhiyun #define CLK_RTC4M0_CAL_EB	38
233*4882a593Smuzhiyun #define CLK_RTC4M1_CAL_EB	39
234*4882a593Smuzhiyun #define CLK_DJTAG_EB		40
235*4882a593Smuzhiyun #define CLK_MBOX_EB		41
236*4882a593Smuzhiyun #define CLK_AON_DMA_EB		42
237*4882a593Smuzhiyun #define CLK_AON_APB_DEF_EB	43
238*4882a593Smuzhiyun #define CLK_CA5_TS0_EB		44
239*4882a593Smuzhiyun #define CLK_DBG_EB		45
240*4882a593Smuzhiyun #define CLK_DBG_EMC_EB		46
241*4882a593Smuzhiyun #define CLK_CROSS_TRIG_EB	47
242*4882a593Smuzhiyun #define CLK_SERDES_DPHY_EB	48
243*4882a593Smuzhiyun #define CLK_ARCH_RTC_EB		49
244*4882a593Smuzhiyun #define CLK_KPD_RTC_EB		50
245*4882a593Smuzhiyun #define CLK_AON_SYST_RTC_EB	51
246*4882a593Smuzhiyun #define CLK_AP_SYST_RTC_EB	52
247*4882a593Smuzhiyun #define CLK_AON_TMR_RTC_EB	53
248*4882a593Smuzhiyun #define CLK_AP_TMR0_RTC_EB	54
249*4882a593Smuzhiyun #define CLK_EIC_RTC_EB		55
250*4882a593Smuzhiyun #define CLK_EIC_RTCDV5_EB	56
251*4882a593Smuzhiyun #define CLK_AP_WDG_RTC_EB	57
252*4882a593Smuzhiyun #define CLK_CA53_WDG_RTC_EB	58
253*4882a593Smuzhiyun #define CLK_THM_RTC_EB		59
254*4882a593Smuzhiyun #define CLK_ATHMA_RTC_EB	60
255*4882a593Smuzhiyun #define CLK_GTHMA_RTC_EB	61
256*4882a593Smuzhiyun #define CLK_ATHMA_RTC_A_EB	62
257*4882a593Smuzhiyun #define CLK_GTHMA_RTC_A_EB	63
258*4882a593Smuzhiyun #define CLK_AP_TMR1_RTC_EB	64
259*4882a593Smuzhiyun #define CLK_AP_TMR2_RTC_EB	65
260*4882a593Smuzhiyun #define CLK_DXCO_LC_RTC_EB	66
261*4882a593Smuzhiyun #define CLK_BB_CAL_RTC_EB	67
262*4882a593Smuzhiyun #define CLK_GNU_EB		68
263*4882a593Smuzhiyun #define CLK_DISP_EB		69
264*4882a593Smuzhiyun #define CLK_MM_EMC_EB		70
265*4882a593Smuzhiyun #define CLK_POWER_CPU_EB	71
266*4882a593Smuzhiyun #define CLK_HW_I2C_EB		72
267*4882a593Smuzhiyun #define CLK_MM_VSP_EMC_EB	73
268*4882a593Smuzhiyun #define CLK_VSP_EB		74
269*4882a593Smuzhiyun #define CLK_CSSYS_EB		75
270*4882a593Smuzhiyun #define CLK_DMC_EB		76
271*4882a593Smuzhiyun #define CLK_ROSC_EB		77
272*4882a593Smuzhiyun #define CLK_S_D_CFG_EB		78
273*4882a593Smuzhiyun #define CLK_S_D_REF_EB		79
274*4882a593Smuzhiyun #define CLK_B_DMA_EB		80
275*4882a593Smuzhiyun #define CLK_ANLG_EB		81
276*4882a593Smuzhiyun #define CLK_ANLG_APB_EB		82
277*4882a593Smuzhiyun #define CLK_BSMTMR_EB		83
278*4882a593Smuzhiyun #define CLK_AP_AXI_EB		84
279*4882a593Smuzhiyun #define CLK_AP_INTC0_EB		85
280*4882a593Smuzhiyun #define CLK_AP_INTC1_EB		86
281*4882a593Smuzhiyun #define CLK_AP_INTC2_EB		87
282*4882a593Smuzhiyun #define CLK_AP_INTC3_EB		88
283*4882a593Smuzhiyun #define CLK_AP_INTC4_EB		89
284*4882a593Smuzhiyun #define CLK_AP_INTC5_EB		90
285*4882a593Smuzhiyun #define CLK_SCC_EB		91
286*4882a593Smuzhiyun #define CLK_DPHY_CFG_EB		92
287*4882a593Smuzhiyun #define CLK_DPHY_REF_EB		93
288*4882a593Smuzhiyun #define CLK_CPHY_CFG_EB		94
289*4882a593Smuzhiyun #define CLK_OTG_REF_EB		95
290*4882a593Smuzhiyun #define CLK_SERDES_EB		96
291*4882a593Smuzhiyun #define CLK_AON_AP_EMC_EB	97
292*4882a593Smuzhiyun #define CLK_AON_APB_GATE_NUM	(CLK_AON_AP_EMC_EB + 1)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define CLK_MAHB_CKG_EB		0
295*4882a593Smuzhiyun #define CLK_MDCAM_EB		1
296*4882a593Smuzhiyun #define CLK_MISP_EB		2
297*4882a593Smuzhiyun #define CLK_MAHBCSI_EB		3
298*4882a593Smuzhiyun #define CLK_MCSI_S_EB		4
299*4882a593Smuzhiyun #define CLK_MCSI_T_EB		5
300*4882a593Smuzhiyun #define CLK_DCAM_AXI_EB		6
301*4882a593Smuzhiyun #define CLK_ISP_AXI_EB		7
302*4882a593Smuzhiyun #define CLK_MCSI_EB		8
303*4882a593Smuzhiyun #define CLK_MCSI_S_CKG_EB	9
304*4882a593Smuzhiyun #define CLK_MCSI_T_CKG_EB	10
305*4882a593Smuzhiyun #define CLK_SENSOR0_EB		11
306*4882a593Smuzhiyun #define CLK_SENSOR1_EB		12
307*4882a593Smuzhiyun #define CLK_SENSOR2_EB		13
308*4882a593Smuzhiyun #define CLK_MCPHY_CFG_EB	14
309*4882a593Smuzhiyun #define CLK_MM_GATE_NUM		(CLK_MCPHY_CFG_EB + 1)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define CLK_MIPI_CSI		0
312*4882a593Smuzhiyun #define CLK_MIPI_CSI_S		1
313*4882a593Smuzhiyun #define CLK_MIPI_CSI_M		2
314*4882a593Smuzhiyun #define CLK_MM_CLK_NUM		(CLK_MIPI_CSI_M + 1)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define CLK_SIM0_EB		0
317*4882a593Smuzhiyun #define CLK_IIS0_EB		1
318*4882a593Smuzhiyun #define CLK_IIS1_EB		2
319*4882a593Smuzhiyun #define CLK_IIS2_EB		3
320*4882a593Smuzhiyun #define CLK_SPI0_EB		4
321*4882a593Smuzhiyun #define CLK_SPI1_EB		5
322*4882a593Smuzhiyun #define CLK_SPI2_EB		6
323*4882a593Smuzhiyun #define CLK_I2C0_EB		7
324*4882a593Smuzhiyun #define CLK_I2C1_EB		8
325*4882a593Smuzhiyun #define CLK_I2C2_EB		9
326*4882a593Smuzhiyun #define CLK_I2C3_EB		10
327*4882a593Smuzhiyun #define CLK_I2C4_EB		11
328*4882a593Smuzhiyun #define CLK_UART0_EB		12
329*4882a593Smuzhiyun #define CLK_UART1_EB		13
330*4882a593Smuzhiyun #define CLK_UART2_EB		14
331*4882a593Smuzhiyun #define CLK_UART3_EB		15
332*4882a593Smuzhiyun #define CLK_UART4_EB		16
333*4882a593Smuzhiyun #define CLK_SIM0_32K_EB		17
334*4882a593Smuzhiyun #define CLK_SPI3_EB		18
335*4882a593Smuzhiyun #define CLK_I2C5_EB		19
336*4882a593Smuzhiyun #define CLK_I2C6_EB		20
337*4882a593Smuzhiyun #define CLK_AP_APB_GATE_NUM	(CLK_I2C6_EB + 1)
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #endif /* _DT_BINDINGS_CLK_SC9863A_H_ */
340