1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2019 Rockchip Electronics Co. Ltd. 4*4882a593Smuzhiyun * Author: Finley Xiao <finley.xiao@rock-chips.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* core clocks */ 11*4882a593Smuzhiyun #define PLL_APLL 1 12*4882a593Smuzhiyun #define PLL_DPLL 2 13*4882a593Smuzhiyun #define PLL_VPLL0 3 14*4882a593Smuzhiyun #define PLL_VPLL1 4 15*4882a593Smuzhiyun #define ARMCLK 5 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* sclk (special clocks) */ 18*4882a593Smuzhiyun #define USB480M 14 19*4882a593Smuzhiyun #define SCLK_RTC32K 15 20*4882a593Smuzhiyun #define SCLK_PVTM_CORE 16 21*4882a593Smuzhiyun #define SCLK_UART0 17 22*4882a593Smuzhiyun #define SCLK_UART1 18 23*4882a593Smuzhiyun #define SCLK_UART2 19 24*4882a593Smuzhiyun #define SCLK_UART3 20 25*4882a593Smuzhiyun #define SCLK_UART4 21 26*4882a593Smuzhiyun #define SCLK_I2C0 22 27*4882a593Smuzhiyun #define SCLK_I2C1 23 28*4882a593Smuzhiyun #define SCLK_I2C2 24 29*4882a593Smuzhiyun #define SCLK_I2C3 25 30*4882a593Smuzhiyun #define SCLK_PWM0 26 31*4882a593Smuzhiyun #define SCLK_SPI0 27 32*4882a593Smuzhiyun #define SCLK_SPI1 28 33*4882a593Smuzhiyun #define SCLK_SPI2 29 34*4882a593Smuzhiyun #define SCLK_TIMER0 30 35*4882a593Smuzhiyun #define SCLK_TIMER1 31 36*4882a593Smuzhiyun #define SCLK_TIMER2 32 37*4882a593Smuzhiyun #define SCLK_TIMER3 33 38*4882a593Smuzhiyun #define SCLK_TIMER4 34 39*4882a593Smuzhiyun #define SCLK_TIMER5 35 40*4882a593Smuzhiyun #define SCLK_TSADC 36 41*4882a593Smuzhiyun #define SCLK_SARADC 37 42*4882a593Smuzhiyun #define SCLK_OTP 38 43*4882a593Smuzhiyun #define SCLK_OTP_USR 39 44*4882a593Smuzhiyun #define SCLK_CPU_BOOST 40 45*4882a593Smuzhiyun #define SCLK_CRYPTO 41 46*4882a593Smuzhiyun #define SCLK_CRYPTO_APK 42 47*4882a593Smuzhiyun #define SCLK_NANDC_DIV 43 48*4882a593Smuzhiyun #define SCLK_NANDC_DIV50 44 49*4882a593Smuzhiyun #define SCLK_NANDC 45 50*4882a593Smuzhiyun #define SCLK_SDMMC_DIV 46 51*4882a593Smuzhiyun #define SCLK_SDMMC_DIV50 47 52*4882a593Smuzhiyun #define SCLK_SDMMC 48 53*4882a593Smuzhiyun #define SCLK_SDMMC_DRV 49 54*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE 50 55*4882a593Smuzhiyun #define SCLK_SDIO_DIV 51 56*4882a593Smuzhiyun #define SCLK_SDIO_DIV50 52 57*4882a593Smuzhiyun #define SCLK_SDIO 53 58*4882a593Smuzhiyun #define SCLK_SDIO_DRV 54 59*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE 55 60*4882a593Smuzhiyun #define SCLK_EMMC_DIV 56 61*4882a593Smuzhiyun #define SCLK_EMMC_DIV50 57 62*4882a593Smuzhiyun #define SCLK_EMMC 58 63*4882a593Smuzhiyun #define SCLK_EMMC_DRV 59 64*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE 60 65*4882a593Smuzhiyun #define SCLK_SFC 61 66*4882a593Smuzhiyun #define SCLK_OTG_ADP 62 67*4882a593Smuzhiyun #define SCLK_MAC_SRC 63 68*4882a593Smuzhiyun #define SCLK_MAC 64 69*4882a593Smuzhiyun #define SCLK_MAC_REF 65 70*4882a593Smuzhiyun #define SCLK_MAC_RX_TX 66 71*4882a593Smuzhiyun #define SCLK_MAC_RMII 67 72*4882a593Smuzhiyun #define SCLK_DDR_MON_TIMER 68 73*4882a593Smuzhiyun #define SCLK_DDR_MON 69 74*4882a593Smuzhiyun #define SCLK_DDRCLK 70 75*4882a593Smuzhiyun #define SCLK_PMU 71 76*4882a593Smuzhiyun #define SCLK_USBPHY_REF 72 77*4882a593Smuzhiyun #define SCLK_WIFI 73 78*4882a593Smuzhiyun #define SCLK_PVTM_PMU 74 79*4882a593Smuzhiyun #define SCLK_PDM 75 80*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX 76 81*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_OUT 77 82*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX 78 83*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_OUT 79 84*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX 80 85*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_OUT 81 86*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX 82 87*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_OUT 83 88*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX 84 89*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_OUT 85 90*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX 86 91*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_OUT 87 92*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX 88 93*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_OUT 89 94*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX 90 95*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_OUT 91 96*4882a593Smuzhiyun #define SCLK_I2S0_2CH 92 97*4882a593Smuzhiyun #define SCLK_I2S0_2CH_OUT 93 98*4882a593Smuzhiyun #define SCLK_I2S1_2CH 94 99*4882a593Smuzhiyun #define SCLK_I2S1_2CH_OUT 95 100*4882a593Smuzhiyun #define SCLK_SPDIF_TX_DIV 96 101*4882a593Smuzhiyun #define SCLK_SPDIF_TX_DIV50 97 102*4882a593Smuzhiyun #define SCLK_SPDIF_TX 98 103*4882a593Smuzhiyun #define SCLK_SPDIF_RX_DIV 99 104*4882a593Smuzhiyun #define SCLK_SPDIF_RX_DIV50 100 105*4882a593Smuzhiyun #define SCLK_SPDIF_RX 101 106*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_MUX 102 107*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_MUX 103 108*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_MUX 104 109*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_MUX 105 110*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_MUX 106 111*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_MUX 107 112*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_MUX 108 113*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_MUX 109 114*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_SRC 110 115*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_SRC 111 116*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_SRC 112 117*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_SRC 113 118*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_SRC 114 119*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_SRC 115 120*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_SRC 116 121*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_SRC 117 122*4882a593Smuzhiyun #define SCLK_I2S0_2CH_SRC 118 123*4882a593Smuzhiyun #define SCLK_I2S1_2CH_SRC 119 124*4882a593Smuzhiyun #define SCLK_PWM1 120 125*4882a593Smuzhiyun #define SCLK_PWM2 121 126*4882a593Smuzhiyun #define SCLK_OWIRE 122 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* dclk */ 129*4882a593Smuzhiyun #define DCLK_VOP 125 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* aclk */ 132*4882a593Smuzhiyun #define ACLK_BUS_SRC 130 133*4882a593Smuzhiyun #define ACLK_BUS 131 134*4882a593Smuzhiyun #define ACLK_PERI_SRC 132 135*4882a593Smuzhiyun #define ACLK_PERI 133 136*4882a593Smuzhiyun #define ACLK_MAC 134 137*4882a593Smuzhiyun #define ACLK_CRYPTO 135 138*4882a593Smuzhiyun #define ACLK_VOP 136 139*4882a593Smuzhiyun #define ACLK_GIC 137 140*4882a593Smuzhiyun #define ACLK_DMAC0 138 141*4882a593Smuzhiyun #define ACLK_DMAC1 139 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* hclk */ 144*4882a593Smuzhiyun #define HCLK_BUS 150 145*4882a593Smuzhiyun #define HCLK_PERI 151 146*4882a593Smuzhiyun #define HCLK_AUDIO 152 147*4882a593Smuzhiyun #define HCLK_NANDC 153 148*4882a593Smuzhiyun #define HCLK_SDMMC 154 149*4882a593Smuzhiyun #define HCLK_SDIO 155 150*4882a593Smuzhiyun #define HCLK_EMMC 156 151*4882a593Smuzhiyun #define HCLK_SFC 157 152*4882a593Smuzhiyun #define HCLK_OTG 158 153*4882a593Smuzhiyun #define HCLK_HOST 159 154*4882a593Smuzhiyun #define HCLK_HOST_ARB 160 155*4882a593Smuzhiyun #define HCLK_PDM 161 156*4882a593Smuzhiyun #define HCLK_SPDIFTX 162 157*4882a593Smuzhiyun #define HCLK_SPDIFRX 163 158*4882a593Smuzhiyun #define HCLK_I2S0_8CH 164 159*4882a593Smuzhiyun #define HCLK_I2S1_8CH 165 160*4882a593Smuzhiyun #define HCLK_I2S2_8CH 166 161*4882a593Smuzhiyun #define HCLK_I2S3_8CH 167 162*4882a593Smuzhiyun #define HCLK_I2S0_2CH 168 163*4882a593Smuzhiyun #define HCLK_I2S1_2CH 169 164*4882a593Smuzhiyun #define HCLK_VAD 170 165*4882a593Smuzhiyun #define HCLK_CRYPTO 171 166*4882a593Smuzhiyun #define HCLK_VOP 172 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* pclk */ 169*4882a593Smuzhiyun #define PCLK_BUS 190 170*4882a593Smuzhiyun #define PCLK_DDR 191 171*4882a593Smuzhiyun #define PCLK_PERI 192 172*4882a593Smuzhiyun #define PCLK_PMU 193 173*4882a593Smuzhiyun #define PCLK_AUDIO 194 174*4882a593Smuzhiyun #define PCLK_MAC 195 175*4882a593Smuzhiyun #define PCLK_ACODEC 196 176*4882a593Smuzhiyun #define PCLK_UART0 197 177*4882a593Smuzhiyun #define PCLK_UART1 198 178*4882a593Smuzhiyun #define PCLK_UART2 199 179*4882a593Smuzhiyun #define PCLK_UART3 200 180*4882a593Smuzhiyun #define PCLK_UART4 201 181*4882a593Smuzhiyun #define PCLK_I2C0 202 182*4882a593Smuzhiyun #define PCLK_I2C1 203 183*4882a593Smuzhiyun #define PCLK_I2C2 204 184*4882a593Smuzhiyun #define PCLK_I2C3 205 185*4882a593Smuzhiyun #define PCLK_PWM0 206 186*4882a593Smuzhiyun #define PCLK_SPI0 207 187*4882a593Smuzhiyun #define PCLK_SPI1 208 188*4882a593Smuzhiyun #define PCLK_SPI2 209 189*4882a593Smuzhiyun #define PCLK_SARADC 210 190*4882a593Smuzhiyun #define PCLK_TSADC 211 191*4882a593Smuzhiyun #define PCLK_TIMER 212 192*4882a593Smuzhiyun #define PCLK_OTP_NS 213 193*4882a593Smuzhiyun #define PCLK_WDT 214 194*4882a593Smuzhiyun #define PCLK_GPIO0 215 195*4882a593Smuzhiyun #define PCLK_GPIO1 216 196*4882a593Smuzhiyun #define PCLK_GPIO2 217 197*4882a593Smuzhiyun #define PCLK_GPIO3 218 198*4882a593Smuzhiyun #define PCLK_GPIO4 219 199*4882a593Smuzhiyun #define PCLK_SGRF 220 200*4882a593Smuzhiyun #define PCLK_GRF 221 201*4882a593Smuzhiyun #define PCLK_USBSD_DET 222 202*4882a593Smuzhiyun #define PCLK_DDR_UPCTL 223 203*4882a593Smuzhiyun #define PCLK_DDR_MON 224 204*4882a593Smuzhiyun #define PCLK_DDRPHY 225 205*4882a593Smuzhiyun #define PCLK_DDR_STDBY 226 206*4882a593Smuzhiyun #define PCLK_USB_GRF 227 207*4882a593Smuzhiyun #define PCLK_CRU 228 208*4882a593Smuzhiyun #define PCLK_OTP_PHY 229 209*4882a593Smuzhiyun #define PCLK_CPU_BOOST 230 210*4882a593Smuzhiyun #define PCLK_PWM1 231 211*4882a593Smuzhiyun #define PCLK_PWM2 232 212*4882a593Smuzhiyun #define PCLK_CAN 233 213*4882a593Smuzhiyun #define PCLK_OWIRE 234 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define CLK_NR_CLKS (PCLK_OWIRE + 1) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* soft-reset indices */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* cru_softrst_con0 */ 220*4882a593Smuzhiyun #define SRST_CORE0_PO 0 221*4882a593Smuzhiyun #define SRST_CORE1_PO 1 222*4882a593Smuzhiyun #define SRST_CORE2_PO 2 223*4882a593Smuzhiyun #define SRST_CORE3_PO 3 224*4882a593Smuzhiyun #define SRST_CORE0 4 225*4882a593Smuzhiyun #define SRST_CORE1 5 226*4882a593Smuzhiyun #define SRST_CORE2 6 227*4882a593Smuzhiyun #define SRST_CORE3 7 228*4882a593Smuzhiyun #define SRST_CORE0_DBG 8 229*4882a593Smuzhiyun #define SRST_CORE1_DBG 9 230*4882a593Smuzhiyun #define SRST_CORE2_DBG 10 231*4882a593Smuzhiyun #define SRST_CORE3_DBG 11 232*4882a593Smuzhiyun #define SRST_TOPDBG 12 233*4882a593Smuzhiyun #define SRST_CORE_NOC 13 234*4882a593Smuzhiyun #define SRST_STRC_A 14 235*4882a593Smuzhiyun #define SRST_L2C 15 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* cru_softrst_con1 */ 238*4882a593Smuzhiyun #define SRST_DAP 16 239*4882a593Smuzhiyun #define SRST_CORE_PVTM 17 240*4882a593Smuzhiyun #define SRST_CORE_PRF 18 241*4882a593Smuzhiyun #define SRST_CORE_GRF 19 242*4882a593Smuzhiyun #define SRST_DDRUPCTL 20 243*4882a593Smuzhiyun #define SRST_DDRUPCTL_P 22 244*4882a593Smuzhiyun #define SRST_MSCH 23 245*4882a593Smuzhiyun #define SRST_DDRMON_P 25 246*4882a593Smuzhiyun #define SRST_DDRSTDBY_P 26 247*4882a593Smuzhiyun #define SRST_DDRSTDBY 27 248*4882a593Smuzhiyun #define SRST_DDRPHY 28 249*4882a593Smuzhiyun #define SRST_DDRPHY_DIV 29 250*4882a593Smuzhiyun #define SRST_DDRPHY_P 30 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* cru_softrst_con2 */ 253*4882a593Smuzhiyun #define SRST_BUS_NIU_H 32 254*4882a593Smuzhiyun #define SRST_USB_NIU_P 33 255*4882a593Smuzhiyun #define SRST_CRYPTO_A 34 256*4882a593Smuzhiyun #define SRST_CRYPTO_H 35 257*4882a593Smuzhiyun #define SRST_CRYPTO 36 258*4882a593Smuzhiyun #define SRST_CRYPTO_APK 37 259*4882a593Smuzhiyun #define SRST_VOP_A 38 260*4882a593Smuzhiyun #define SRST_VOP_H 39 261*4882a593Smuzhiyun #define SRST_VOP_D 40 262*4882a593Smuzhiyun #define SRST_INTMEM_A 41 263*4882a593Smuzhiyun #define SRST_ROM_H 42 264*4882a593Smuzhiyun #define SRST_GIC_A 43 265*4882a593Smuzhiyun #define SRST_UART0_P 44 266*4882a593Smuzhiyun #define SRST_UART0 45 267*4882a593Smuzhiyun #define SRST_UART1_P 46 268*4882a593Smuzhiyun #define SRST_UART1 47 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* cru_softrst_con3 */ 271*4882a593Smuzhiyun #define SRST_UART2_P 48 272*4882a593Smuzhiyun #define SRST_UART2 49 273*4882a593Smuzhiyun #define SRST_UART3_P 50 274*4882a593Smuzhiyun #define SRST_UART3 51 275*4882a593Smuzhiyun #define SRST_UART4_P 52 276*4882a593Smuzhiyun #define SRST_UART4 53 277*4882a593Smuzhiyun #define SRST_I2C0_P 54 278*4882a593Smuzhiyun #define SRST_I2C0 55 279*4882a593Smuzhiyun #define SRST_I2C1_P 56 280*4882a593Smuzhiyun #define SRST_I2C1 57 281*4882a593Smuzhiyun #define SRST_I2C2_P 58 282*4882a593Smuzhiyun #define SRST_I2C2 59 283*4882a593Smuzhiyun #define SRST_I2C3_P 60 284*4882a593Smuzhiyun #define SRST_I2C3 61 285*4882a593Smuzhiyun #define SRST_PWM0_P 62 286*4882a593Smuzhiyun #define SRST_PWM0 63 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* cru_softrst_con4 */ 289*4882a593Smuzhiyun #define SRST_SPI0_P 64 290*4882a593Smuzhiyun #define SRST_SPI0 65 291*4882a593Smuzhiyun #define SRST_SPI1_P 66 292*4882a593Smuzhiyun #define SRST_SPI1 67 293*4882a593Smuzhiyun #define SRST_SPI2_P 68 294*4882a593Smuzhiyun #define SRST_SPI2 69 295*4882a593Smuzhiyun #define SRST_SARADC_P 70 296*4882a593Smuzhiyun #define SRST_TSADC_P 71 297*4882a593Smuzhiyun #define SRST_TSADC 72 298*4882a593Smuzhiyun #define SRST_TIMER0_P 73 299*4882a593Smuzhiyun #define SRST_TIMER0 74 300*4882a593Smuzhiyun #define SRST_TIMER1 75 301*4882a593Smuzhiyun #define SRST_TIMER2 76 302*4882a593Smuzhiyun #define SRST_TIMER3 77 303*4882a593Smuzhiyun #define SRST_TIMER4 78 304*4882a593Smuzhiyun #define SRST_TIMER5 79 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* cru_softrst_con5 */ 307*4882a593Smuzhiyun #define SRST_OTP_NS_P 80 308*4882a593Smuzhiyun #define SRST_OTP_NS_SBPI 81 309*4882a593Smuzhiyun #define SRST_OTP_NS_USR 82 310*4882a593Smuzhiyun #define SRST_OTP_PHY_P 83 311*4882a593Smuzhiyun #define SRST_OTP_PHY 84 312*4882a593Smuzhiyun #define SRST_GPIO0_P 86 313*4882a593Smuzhiyun #define SRST_GPIO1_P 87 314*4882a593Smuzhiyun #define SRST_GPIO2_P 88 315*4882a593Smuzhiyun #define SRST_GPIO3_P 89 316*4882a593Smuzhiyun #define SRST_GPIO4_P 90 317*4882a593Smuzhiyun #define SRST_GRF_P 91 318*4882a593Smuzhiyun #define SRST_USBSD_DET_P 92 319*4882a593Smuzhiyun #define SRST_PMU 93 320*4882a593Smuzhiyun #define SRST_PMU_PVTM 94 321*4882a593Smuzhiyun #define SRST_USB_GRF_P 95 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* cru_softrst_con6 */ 324*4882a593Smuzhiyun #define SRST_CPU_BOOST 96 325*4882a593Smuzhiyun #define SRST_CPU_BOOST_P 97 326*4882a593Smuzhiyun #define SRST_PWM1_P 98 327*4882a593Smuzhiyun #define SRST_PWM1 99 328*4882a593Smuzhiyun #define SRST_PWM2_P 100 329*4882a593Smuzhiyun #define SRST_PWM2 101 330*4882a593Smuzhiyun #define SRST_PERI_NIU_A 104 331*4882a593Smuzhiyun #define SRST_PERI_NIU_H 105 332*4882a593Smuzhiyun #define SRST_PERI_NIU_p 106 333*4882a593Smuzhiyun #define SRST_USB2OTG_H 107 334*4882a593Smuzhiyun #define SRST_USB2OTG 108 335*4882a593Smuzhiyun #define SRST_USB2OTG_ADP 109 336*4882a593Smuzhiyun #define SRST_USB2HOST_H 110 337*4882a593Smuzhiyun #define SRST_USB2HOST_ARB_H 111 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* cru_softrst_con7 */ 340*4882a593Smuzhiyun #define SRST_USB2HOST_AUX_H 112 341*4882a593Smuzhiyun #define SRST_USB2HOST_EHCI 113 342*4882a593Smuzhiyun #define SRST_USB2HOST 114 343*4882a593Smuzhiyun #define SRST_USBPHYPOR 115 344*4882a593Smuzhiyun #define SRST_UTMI0 116 345*4882a593Smuzhiyun #define SRST_UTMI1 117 346*4882a593Smuzhiyun #define SRST_SDIO_H 118 347*4882a593Smuzhiyun #define SRST_EMMC_H 119 348*4882a593Smuzhiyun #define SRST_SFC_H 120 349*4882a593Smuzhiyun #define SRST_SFC 121 350*4882a593Smuzhiyun #define SRST_SD_H 122 351*4882a593Smuzhiyun #define SRST_NANDC_H 123 352*4882a593Smuzhiyun #define SRST_NANDC_N 124 353*4882a593Smuzhiyun #define SRST_MAC_A 125 354*4882a593Smuzhiyun #define SRST_CAN_P 126 355*4882a593Smuzhiyun #define SRST_OWIRE_P 127 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* cru_softrst_con8 */ 358*4882a593Smuzhiyun #define SRST_AUDIO_NIU_H 128 359*4882a593Smuzhiyun #define SRST_AUDIO_NIU_P 129 360*4882a593Smuzhiyun #define SRST_PDM_H 130 361*4882a593Smuzhiyun #define SRST_PDM_M 131 362*4882a593Smuzhiyun #define SRST_SPDIFTX_H 132 363*4882a593Smuzhiyun #define SRST_SPDIFTX_M 133 364*4882a593Smuzhiyun #define SRST_SPDIFRX_H 134 365*4882a593Smuzhiyun #define SRST_SPDIFRX_M 135 366*4882a593Smuzhiyun #define SRST_I2S0_8CH_H 136 367*4882a593Smuzhiyun #define SRST_I2S0_8CH_TX_M 137 368*4882a593Smuzhiyun #define SRST_I2S0_8CH_RX_M 138 369*4882a593Smuzhiyun #define SRST_I2S1_8CH_H 139 370*4882a593Smuzhiyun #define SRST_I2S1_8CH_TX_M 140 371*4882a593Smuzhiyun #define SRST_I2S1_8CH_RX_M 141 372*4882a593Smuzhiyun #define SRST_I2S2_8CH_H 142 373*4882a593Smuzhiyun #define SRST_I2S2_8CH_TX_M 143 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* cru_softrst_con9 */ 376*4882a593Smuzhiyun #define SRST_I2S2_8CH_RX_M 144 377*4882a593Smuzhiyun #define SRST_I2S3_8CH_H 145 378*4882a593Smuzhiyun #define SRST_I2S3_8CH_TX_M 146 379*4882a593Smuzhiyun #define SRST_I2S3_8CH_RX_M 147 380*4882a593Smuzhiyun #define SRST_I2S0_2CH_H 148 381*4882a593Smuzhiyun #define SRST_I2S0_2CH_M 149 382*4882a593Smuzhiyun #define SRST_I2S1_2CH_H 150 383*4882a593Smuzhiyun #define SRST_I2S1_2CH_M 151 384*4882a593Smuzhiyun #define SRST_VAD_H 152 385*4882a593Smuzhiyun #define SRST_ACODEC_P 153 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #endif 388