xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/rk3228-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Jeffy Chen <jeffy.chen@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* core clocks */
11*4882a593Smuzhiyun #define PLL_APLL		1
12*4882a593Smuzhiyun #define PLL_DPLL		2
13*4882a593Smuzhiyun #define PLL_CPLL		3
14*4882a593Smuzhiyun #define PLL_GPLL		4
15*4882a593Smuzhiyun #define ARMCLK			5
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* sclk gates (special clocks) */
18*4882a593Smuzhiyun #define SCLK_SPI0		65
19*4882a593Smuzhiyun #define SCLK_NANDC		67
20*4882a593Smuzhiyun #define SCLK_SDMMC		68
21*4882a593Smuzhiyun #define SCLK_SDIO		69
22*4882a593Smuzhiyun #define SCLK_EMMC		71
23*4882a593Smuzhiyun #define SCLK_TSADC		72
24*4882a593Smuzhiyun #define SCLK_UART0		77
25*4882a593Smuzhiyun #define SCLK_UART1		78
26*4882a593Smuzhiyun #define SCLK_UART2		79
27*4882a593Smuzhiyun #define SCLK_I2S0		80
28*4882a593Smuzhiyun #define SCLK_I2S1		81
29*4882a593Smuzhiyun #define SCLK_I2S2		82
30*4882a593Smuzhiyun #define SCLK_SPDIF		83
31*4882a593Smuzhiyun #define SCLK_TIMER0		85
32*4882a593Smuzhiyun #define SCLK_TIMER1		86
33*4882a593Smuzhiyun #define SCLK_TIMER2		87
34*4882a593Smuzhiyun #define SCLK_TIMER3		88
35*4882a593Smuzhiyun #define SCLK_TIMER4		89
36*4882a593Smuzhiyun #define SCLK_TIMER5		90
37*4882a593Smuzhiyun #define SCLK_I2S_OUT		113
38*4882a593Smuzhiyun #define SCLK_SDMMC_DRV		114
39*4882a593Smuzhiyun #define SCLK_SDIO_DRV		115
40*4882a593Smuzhiyun #define SCLK_EMMC_DRV		117
41*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE	118
42*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE	119
43*4882a593Smuzhiyun #define SCLK_SDIO_SRC		120
44*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE	121
45*4882a593Smuzhiyun #define SCLK_VOP		122
46*4882a593Smuzhiyun #define SCLK_HDMI_HDCP		123
47*4882a593Smuzhiyun #define SCLK_MAC_SRC		124
48*4882a593Smuzhiyun #define SCLK_MAC_EXTCLK		125
49*4882a593Smuzhiyun #define SCLK_MAC		126
50*4882a593Smuzhiyun #define SCLK_MAC_REFOUT		127
51*4882a593Smuzhiyun #define SCLK_MAC_REF		128
52*4882a593Smuzhiyun #define SCLK_MAC_RX		129
53*4882a593Smuzhiyun #define SCLK_MAC_TX		130
54*4882a593Smuzhiyun #define SCLK_MAC_PHY		131
55*4882a593Smuzhiyun #define SCLK_MAC_OUT		132
56*4882a593Smuzhiyun #define SCLK_VDEC_CABAC		133
57*4882a593Smuzhiyun #define SCLK_VDEC_CORE		134
58*4882a593Smuzhiyun #define SCLK_RGA		135
59*4882a593Smuzhiyun #define SCLK_HDCP		136
60*4882a593Smuzhiyun #define SCLK_HDMI_CEC		137
61*4882a593Smuzhiyun #define SCLK_CRYPTO		138
62*4882a593Smuzhiyun #define SCLK_TSP		139
63*4882a593Smuzhiyun #define SCLK_HSADC		140
64*4882a593Smuzhiyun #define SCLK_WIFI		141
65*4882a593Smuzhiyun #define SCLK_OTGPHY0		142
66*4882a593Smuzhiyun #define SCLK_OTGPHY1		143
67*4882a593Smuzhiyun #define SCLK_HDMI_PHY		144
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* dclk gates */
70*4882a593Smuzhiyun #define DCLK_VOP		190
71*4882a593Smuzhiyun #define DCLK_HDMI_PHY		191
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* aclk gates */
74*4882a593Smuzhiyun #define ACLK_DMAC		194
75*4882a593Smuzhiyun #define ACLK_CPU		195
76*4882a593Smuzhiyun #define ACLK_VPU_PRE		196
77*4882a593Smuzhiyun #define ACLK_RKVDEC_PRE		197
78*4882a593Smuzhiyun #define ACLK_RGA_PRE		198
79*4882a593Smuzhiyun #define ACLK_IEP_PRE		199
80*4882a593Smuzhiyun #define ACLK_HDCP_PRE		200
81*4882a593Smuzhiyun #define ACLK_VOP_PRE		201
82*4882a593Smuzhiyun #define ACLK_VPU		202
83*4882a593Smuzhiyun #define ACLK_RKVDEC		203
84*4882a593Smuzhiyun #define ACLK_IEP		204
85*4882a593Smuzhiyun #define ACLK_RGA		205
86*4882a593Smuzhiyun #define ACLK_HDCP		206
87*4882a593Smuzhiyun #define ACLK_PERI		210
88*4882a593Smuzhiyun #define ACLK_VOP		211
89*4882a593Smuzhiyun #define ACLK_GMAC		212
90*4882a593Smuzhiyun #define ACLK_GPU		213
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* pclk gates */
93*4882a593Smuzhiyun #define PCLK_GPIO0		320
94*4882a593Smuzhiyun #define PCLK_GPIO1		321
95*4882a593Smuzhiyun #define PCLK_GPIO2		322
96*4882a593Smuzhiyun #define PCLK_GPIO3		323
97*4882a593Smuzhiyun #define PCLK_VIO_H2P		324
98*4882a593Smuzhiyun #define PCLK_HDCP		325
99*4882a593Smuzhiyun #define PCLK_EFUSE_1024		326
100*4882a593Smuzhiyun #define PCLK_EFUSE_256		327
101*4882a593Smuzhiyun #define PCLK_GRF		329
102*4882a593Smuzhiyun #define PCLK_I2C0		332
103*4882a593Smuzhiyun #define PCLK_I2C1		333
104*4882a593Smuzhiyun #define PCLK_I2C2		334
105*4882a593Smuzhiyun #define PCLK_I2C3		335
106*4882a593Smuzhiyun #define PCLK_SPI0		338
107*4882a593Smuzhiyun #define PCLK_UART0		341
108*4882a593Smuzhiyun #define PCLK_UART1		342
109*4882a593Smuzhiyun #define PCLK_UART2		343
110*4882a593Smuzhiyun #define PCLK_TSADC		344
111*4882a593Smuzhiyun #define PCLK_PWM		350
112*4882a593Smuzhiyun #define PCLK_TIMER		353
113*4882a593Smuzhiyun #define PCLK_CPU		354
114*4882a593Smuzhiyun #define PCLK_PERI		363
115*4882a593Smuzhiyun #define PCLK_HDMI_CTRL		364
116*4882a593Smuzhiyun #define PCLK_HDMI_PHY		365
117*4882a593Smuzhiyun #define PCLK_GMAC		367
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* hclk gates */
120*4882a593Smuzhiyun #define HCLK_I2S0_8CH		442
121*4882a593Smuzhiyun #define HCLK_I2S1_8CH		443
122*4882a593Smuzhiyun #define HCLK_I2S2_2CH		444
123*4882a593Smuzhiyun #define HCLK_SPDIF_8CH		445
124*4882a593Smuzhiyun #define HCLK_VOP		452
125*4882a593Smuzhiyun #define HCLK_NANDC		453
126*4882a593Smuzhiyun #define HCLK_SDMMC		456
127*4882a593Smuzhiyun #define HCLK_SDIO		457
128*4882a593Smuzhiyun #define HCLK_EMMC		459
129*4882a593Smuzhiyun #define HCLK_CPU		460
130*4882a593Smuzhiyun #define HCLK_VPU_PRE		461
131*4882a593Smuzhiyun #define HCLK_RKVDEC_PRE		462
132*4882a593Smuzhiyun #define HCLK_VIO_PRE		463
133*4882a593Smuzhiyun #define HCLK_VPU		464
134*4882a593Smuzhiyun #define HCLK_RKVDEC		465
135*4882a593Smuzhiyun #define HCLK_VIO		466
136*4882a593Smuzhiyun #define HCLK_RGA		467
137*4882a593Smuzhiyun #define HCLK_IEP		468
138*4882a593Smuzhiyun #define HCLK_VIO_H2P		469
139*4882a593Smuzhiyun #define HCLK_HDCP_MMU		470
140*4882a593Smuzhiyun #define HCLK_HOST0		471
141*4882a593Smuzhiyun #define HCLK_HOST1		472
142*4882a593Smuzhiyun #define HCLK_HOST2		473
143*4882a593Smuzhiyun #define HCLK_OTG		474
144*4882a593Smuzhiyun #define HCLK_TSP		475
145*4882a593Smuzhiyun #define HCLK_M_CRYPTO		476
146*4882a593Smuzhiyun #define HCLK_S_CRYPTO		477
147*4882a593Smuzhiyun #define HCLK_PERI		478
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define CLK_NR_CLKS		(HCLK_PERI + 1)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* soft-reset indices */
152*4882a593Smuzhiyun #define SRST_CORE0_PO		0
153*4882a593Smuzhiyun #define SRST_CORE1_PO		1
154*4882a593Smuzhiyun #define SRST_CORE2_PO		2
155*4882a593Smuzhiyun #define SRST_CORE3_PO		3
156*4882a593Smuzhiyun #define SRST_CORE0		4
157*4882a593Smuzhiyun #define SRST_CORE1		5
158*4882a593Smuzhiyun #define SRST_CORE2		6
159*4882a593Smuzhiyun #define SRST_CORE3		7
160*4882a593Smuzhiyun #define SRST_CORE0_DBG		8
161*4882a593Smuzhiyun #define SRST_CORE1_DBG		9
162*4882a593Smuzhiyun #define SRST_CORE2_DBG		10
163*4882a593Smuzhiyun #define SRST_CORE3_DBG		11
164*4882a593Smuzhiyun #define SRST_TOPDBG		12
165*4882a593Smuzhiyun #define SRST_ACLK_CORE		13
166*4882a593Smuzhiyun #define SRST_NOC		14
167*4882a593Smuzhiyun #define SRST_L2C		15
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define SRST_CPUSYS_H		18
170*4882a593Smuzhiyun #define SRST_BUSSYS_H		19
171*4882a593Smuzhiyun #define SRST_SPDIF		20
172*4882a593Smuzhiyun #define SRST_INTMEM		21
173*4882a593Smuzhiyun #define SRST_ROM		22
174*4882a593Smuzhiyun #define SRST_OTG_ADP		23
175*4882a593Smuzhiyun #define SRST_I2S0		24
176*4882a593Smuzhiyun #define SRST_I2S1		25
177*4882a593Smuzhiyun #define SRST_I2S2		26
178*4882a593Smuzhiyun #define SRST_ACODEC_P		27
179*4882a593Smuzhiyun #define SRST_DFIMON		28
180*4882a593Smuzhiyun #define SRST_MSCH		29
181*4882a593Smuzhiyun #define SRST_EFUSE1024		30
182*4882a593Smuzhiyun #define SRST_EFUSE256		31
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define SRST_GPIO0		32
185*4882a593Smuzhiyun #define SRST_GPIO1		33
186*4882a593Smuzhiyun #define SRST_GPIO2		34
187*4882a593Smuzhiyun #define SRST_GPIO3		35
188*4882a593Smuzhiyun #define SRST_PERIPH_NOC_A	36
189*4882a593Smuzhiyun #define SRST_PERIPH_NOC_BUS_H	37
190*4882a593Smuzhiyun #define SRST_PERIPH_NOC_P	38
191*4882a593Smuzhiyun #define SRST_UART0		39
192*4882a593Smuzhiyun #define SRST_UART1		40
193*4882a593Smuzhiyun #define SRST_UART2		41
194*4882a593Smuzhiyun #define SRST_PHYNOC		42
195*4882a593Smuzhiyun #define SRST_I2C0		43
196*4882a593Smuzhiyun #define SRST_I2C1		44
197*4882a593Smuzhiyun #define SRST_I2C2		45
198*4882a593Smuzhiyun #define SRST_I2C3		46
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define SRST_PWM		48
201*4882a593Smuzhiyun #define SRST_A53_GIC		49
202*4882a593Smuzhiyun #define SRST_DAP		51
203*4882a593Smuzhiyun #define SRST_DAP_NOC		52
204*4882a593Smuzhiyun #define SRST_CRYPTO		53
205*4882a593Smuzhiyun #define SRST_SGRF		54
206*4882a593Smuzhiyun #define SRST_GRF		55
207*4882a593Smuzhiyun #define SRST_GMAC		56
208*4882a593Smuzhiyun #define SRST_PERIPH_NOC_H	58
209*4882a593Smuzhiyun #define SRST_MACPHY		63
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define SRST_DMA		64
212*4882a593Smuzhiyun #define SRST_NANDC		68
213*4882a593Smuzhiyun #define SRST_USBOTG		69
214*4882a593Smuzhiyun #define SRST_OTGC		70
215*4882a593Smuzhiyun #define SRST_USBHOST0		71
216*4882a593Smuzhiyun #define SRST_HOST_CTRL0		72
217*4882a593Smuzhiyun #define SRST_USBHOST1		73
218*4882a593Smuzhiyun #define SRST_HOST_CTRL1		74
219*4882a593Smuzhiyun #define SRST_USBHOST2		75
220*4882a593Smuzhiyun #define SRST_HOST_CTRL2		76
221*4882a593Smuzhiyun #define SRST_USBPOR0		77
222*4882a593Smuzhiyun #define SRST_USBPOR1		78
223*4882a593Smuzhiyun #define SRST_DDRMSCH		79
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define SRST_SMART_CARD		80
226*4882a593Smuzhiyun #define SRST_SDMMC		81
227*4882a593Smuzhiyun #define SRST_SDIO		82
228*4882a593Smuzhiyun #define SRST_EMMC		83
229*4882a593Smuzhiyun #define SRST_SPI		84
230*4882a593Smuzhiyun #define SRST_TSP_H		85
231*4882a593Smuzhiyun #define SRST_TSP		86
232*4882a593Smuzhiyun #define SRST_TSADC		87
233*4882a593Smuzhiyun #define SRST_DDRPHY		88
234*4882a593Smuzhiyun #define SRST_DDRPHY_P		89
235*4882a593Smuzhiyun #define SRST_DDRCTRL		90
236*4882a593Smuzhiyun #define SRST_DDRCTRL_P		91
237*4882a593Smuzhiyun #define SRST_HOST0_ECHI		92
238*4882a593Smuzhiyun #define SRST_HOST1_ECHI		93
239*4882a593Smuzhiyun #define SRST_HOST2_ECHI		94
240*4882a593Smuzhiyun #define SRST_VOP_NOC_A		95
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define SRST_HDMI_P		96
243*4882a593Smuzhiyun #define SRST_VIO_ARBI_H		97
244*4882a593Smuzhiyun #define SRST_IEP_NOC_A		98
245*4882a593Smuzhiyun #define SRST_VIO_NOC_H		99
246*4882a593Smuzhiyun #define SRST_VOP_A		100
247*4882a593Smuzhiyun #define SRST_VOP_H		101
248*4882a593Smuzhiyun #define SRST_VOP_D		102
249*4882a593Smuzhiyun #define SRST_UTMI0		103
250*4882a593Smuzhiyun #define SRST_UTMI1		104
251*4882a593Smuzhiyun #define SRST_UTMI2		105
252*4882a593Smuzhiyun #define SRST_UTMI3		106
253*4882a593Smuzhiyun #define SRST_RGA		107
254*4882a593Smuzhiyun #define SRST_RGA_NOC_A		108
255*4882a593Smuzhiyun #define SRST_RGA_A		109
256*4882a593Smuzhiyun #define SRST_RGA_H		110
257*4882a593Smuzhiyun #define SRST_HDCP_A		111
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define SRST_VPU_A		112
260*4882a593Smuzhiyun #define SRST_VPU_H		113
261*4882a593Smuzhiyun #define SRST_VPU_NOC_A		116
262*4882a593Smuzhiyun #define SRST_VPU_NOC_H		117
263*4882a593Smuzhiyun #define SRST_RKVDEC_A		118
264*4882a593Smuzhiyun #define SRST_RKVDEC_NOC_A	119
265*4882a593Smuzhiyun #define SRST_RKVDEC_H		120
266*4882a593Smuzhiyun #define SRST_RKVDEC_NOC_H	121
267*4882a593Smuzhiyun #define SRST_RKVDEC_CORE	122
268*4882a593Smuzhiyun #define SRST_RKVDEC_CABAC	123
269*4882a593Smuzhiyun #define SRST_IEP_A		124
270*4882a593Smuzhiyun #define SRST_IEP_H		125
271*4882a593Smuzhiyun #define SRST_GPU_A		126
272*4882a593Smuzhiyun #define SRST_GPU_NOC_A		127
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define SRST_CORE_DBG		128
275*4882a593Smuzhiyun #define SRST_DBG_P		129
276*4882a593Smuzhiyun #define SRST_TIMER0		130
277*4882a593Smuzhiyun #define SRST_TIMER1		131
278*4882a593Smuzhiyun #define SRST_TIMER2		132
279*4882a593Smuzhiyun #define SRST_TIMER3		133
280*4882a593Smuzhiyun #define SRST_TIMER4		134
281*4882a593Smuzhiyun #define SRST_TIMER5		135
282*4882a593Smuzhiyun #define SRST_VIO_H2P		136
283*4882a593Smuzhiyun #define SRST_HDMIPHY		139
284*4882a593Smuzhiyun #define SRST_VDAC		140
285*4882a593Smuzhiyun #define SRST_TIMER_6CH_P	141
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #endif
288