xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/r8a7795-cpg-mssr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (C) 2015 Renesas Electronics Corp.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #ifndef __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__
6*4882a593Smuzhiyun #define __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* r8a7795 CPG Core Clocks */
11*4882a593Smuzhiyun #define R8A7795_CLK_Z			0
12*4882a593Smuzhiyun #define R8A7795_CLK_Z2			1
13*4882a593Smuzhiyun #define R8A7795_CLK_ZR			2
14*4882a593Smuzhiyun #define R8A7795_CLK_ZG			3
15*4882a593Smuzhiyun #define R8A7795_CLK_ZTR			4
16*4882a593Smuzhiyun #define R8A7795_CLK_ZTRD2		5
17*4882a593Smuzhiyun #define R8A7795_CLK_ZT			6
18*4882a593Smuzhiyun #define R8A7795_CLK_ZX			7
19*4882a593Smuzhiyun #define R8A7795_CLK_S0D1		8
20*4882a593Smuzhiyun #define R8A7795_CLK_S0D4		9
21*4882a593Smuzhiyun #define R8A7795_CLK_S1D1		10
22*4882a593Smuzhiyun #define R8A7795_CLK_S1D2		11
23*4882a593Smuzhiyun #define R8A7795_CLK_S1D4		12
24*4882a593Smuzhiyun #define R8A7795_CLK_S2D1		13
25*4882a593Smuzhiyun #define R8A7795_CLK_S2D2		14
26*4882a593Smuzhiyun #define R8A7795_CLK_S2D4		15
27*4882a593Smuzhiyun #define R8A7795_CLK_S3D1		16
28*4882a593Smuzhiyun #define R8A7795_CLK_S3D2		17
29*4882a593Smuzhiyun #define R8A7795_CLK_S3D4		18
30*4882a593Smuzhiyun #define R8A7795_CLK_LB			19
31*4882a593Smuzhiyun #define R8A7795_CLK_CL			20
32*4882a593Smuzhiyun #define R8A7795_CLK_ZB3			21
33*4882a593Smuzhiyun #define R8A7795_CLK_ZB3D2		22
34*4882a593Smuzhiyun #define R8A7795_CLK_CR			23
35*4882a593Smuzhiyun #define R8A7795_CLK_CRD2		24
36*4882a593Smuzhiyun #define R8A7795_CLK_SD0H		25
37*4882a593Smuzhiyun #define R8A7795_CLK_SD0			26
38*4882a593Smuzhiyun #define R8A7795_CLK_SD1H		27
39*4882a593Smuzhiyun #define R8A7795_CLK_SD1			28
40*4882a593Smuzhiyun #define R8A7795_CLK_SD2H		29
41*4882a593Smuzhiyun #define R8A7795_CLK_SD2			30
42*4882a593Smuzhiyun #define R8A7795_CLK_SD3H		31
43*4882a593Smuzhiyun #define R8A7795_CLK_SD3			32
44*4882a593Smuzhiyun #define R8A7795_CLK_SSP2		33
45*4882a593Smuzhiyun #define R8A7795_CLK_SSP1		34
46*4882a593Smuzhiyun #define R8A7795_CLK_SSPRS		35
47*4882a593Smuzhiyun #define R8A7795_CLK_RPC			36
48*4882a593Smuzhiyun #define R8A7795_CLK_RPCD2		37
49*4882a593Smuzhiyun #define R8A7795_CLK_MSO			38
50*4882a593Smuzhiyun #define R8A7795_CLK_CANFD		39
51*4882a593Smuzhiyun #define R8A7795_CLK_HDMI		40
52*4882a593Smuzhiyun #define R8A7795_CLK_CSI0		41
53*4882a593Smuzhiyun /* CLK_CSIREF was removed */
54*4882a593Smuzhiyun #define R8A7795_CLK_CP			43
55*4882a593Smuzhiyun #define R8A7795_CLK_CPEX		44
56*4882a593Smuzhiyun #define R8A7795_CLK_R			45
57*4882a593Smuzhiyun #define R8A7795_CLK_OSC			46
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* r8a7795 ES2.0 CPG Core Clocks */
60*4882a593Smuzhiyun #define R8A7795_CLK_S0D2		47
61*4882a593Smuzhiyun #define R8A7795_CLK_S0D3		48
62*4882a593Smuzhiyun #define R8A7795_CLK_S0D6		49
63*4882a593Smuzhiyun #define R8A7795_CLK_S0D8		50
64*4882a593Smuzhiyun #define R8A7795_CLK_S0D12		51
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #endif /* __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__ */
67