1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright (C) 2019 Renesas Electronics Corp. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun #ifndef __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__ 6*4882a593Smuzhiyun #define __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #include <dt-bindings/clock/renesas-cpg-mssr.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* r8a774b1 CPG Core Clocks */ 11*4882a593Smuzhiyun #define R8A774B1_CLK_Z 0 12*4882a593Smuzhiyun #define R8A774B1_CLK_ZG 1 13*4882a593Smuzhiyun #define R8A774B1_CLK_ZTR 2 14*4882a593Smuzhiyun #define R8A774B1_CLK_ZTRD2 3 15*4882a593Smuzhiyun #define R8A774B1_CLK_ZT 4 16*4882a593Smuzhiyun #define R8A774B1_CLK_ZX 5 17*4882a593Smuzhiyun #define R8A774B1_CLK_S0D1 6 18*4882a593Smuzhiyun #define R8A774B1_CLK_S0D2 7 19*4882a593Smuzhiyun #define R8A774B1_CLK_S0D3 8 20*4882a593Smuzhiyun #define R8A774B1_CLK_S0D4 9 21*4882a593Smuzhiyun #define R8A774B1_CLK_S0D6 10 22*4882a593Smuzhiyun #define R8A774B1_CLK_S0D8 11 23*4882a593Smuzhiyun #define R8A774B1_CLK_S0D12 12 24*4882a593Smuzhiyun #define R8A774B1_CLK_S1D2 13 25*4882a593Smuzhiyun #define R8A774B1_CLK_S1D4 14 26*4882a593Smuzhiyun #define R8A774B1_CLK_S2D1 15 27*4882a593Smuzhiyun #define R8A774B1_CLK_S2D2 16 28*4882a593Smuzhiyun #define R8A774B1_CLK_S2D4 17 29*4882a593Smuzhiyun #define R8A774B1_CLK_S3D1 18 30*4882a593Smuzhiyun #define R8A774B1_CLK_S3D2 19 31*4882a593Smuzhiyun #define R8A774B1_CLK_S3D4 20 32*4882a593Smuzhiyun #define R8A774B1_CLK_LB 21 33*4882a593Smuzhiyun #define R8A774B1_CLK_CL 22 34*4882a593Smuzhiyun #define R8A774B1_CLK_ZB3 23 35*4882a593Smuzhiyun #define R8A774B1_CLK_ZB3D2 24 36*4882a593Smuzhiyun #define R8A774B1_CLK_CR 25 37*4882a593Smuzhiyun #define R8A774B1_CLK_DDR 26 38*4882a593Smuzhiyun #define R8A774B1_CLK_SD0H 27 39*4882a593Smuzhiyun #define R8A774B1_CLK_SD0 28 40*4882a593Smuzhiyun #define R8A774B1_CLK_SD1H 29 41*4882a593Smuzhiyun #define R8A774B1_CLK_SD1 30 42*4882a593Smuzhiyun #define R8A774B1_CLK_SD2H 31 43*4882a593Smuzhiyun #define R8A774B1_CLK_SD2 32 44*4882a593Smuzhiyun #define R8A774B1_CLK_SD3H 33 45*4882a593Smuzhiyun #define R8A774B1_CLK_SD3 34 46*4882a593Smuzhiyun #define R8A774B1_CLK_RPC 35 47*4882a593Smuzhiyun #define R8A774B1_CLK_RPCD2 36 48*4882a593Smuzhiyun #define R8A774B1_CLK_MSO 37 49*4882a593Smuzhiyun #define R8A774B1_CLK_HDMI 38 50*4882a593Smuzhiyun #define R8A774B1_CLK_CSI0 39 51*4882a593Smuzhiyun #define R8A774B1_CLK_CP 40 52*4882a593Smuzhiyun #define R8A774B1_CLK_CPEX 41 53*4882a593Smuzhiyun #define R8A774B1_CLK_R 42 54*4882a593Smuzhiyun #define R8A774B1_CLK_OSC 43 55*4882a593Smuzhiyun #define R8A774B1_CLK_CANFD 44 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #endif /* __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__ */ 58