1*4882a593Smuzhiyun /* Copyright (c) 2015 The Linux Foundation. All rights reserved. 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 4*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 5*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 8*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 9*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 10*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 11*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 12*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 13*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun #ifndef __QCOM_CLK_IPQ4019_H__ 17*4882a593Smuzhiyun #define __QCOM_CLK_IPQ4019_H__ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define GCC_DUMMY_CLK 0 20*4882a593Smuzhiyun #define AUDIO_CLK_SRC 1 21*4882a593Smuzhiyun #define BLSP1_QUP1_I2C_APPS_CLK_SRC 2 22*4882a593Smuzhiyun #define BLSP1_QUP1_SPI_APPS_CLK_SRC 3 23*4882a593Smuzhiyun #define BLSP1_QUP2_I2C_APPS_CLK_SRC 4 24*4882a593Smuzhiyun #define BLSP1_QUP2_SPI_APPS_CLK_SRC 5 25*4882a593Smuzhiyun #define BLSP1_UART1_APPS_CLK_SRC 6 26*4882a593Smuzhiyun #define BLSP1_UART2_APPS_CLK_SRC 7 27*4882a593Smuzhiyun #define GCC_USB3_MOCK_UTMI_CLK_SRC 8 28*4882a593Smuzhiyun #define GCC_APPS_CLK_SRC 9 29*4882a593Smuzhiyun #define GCC_APPS_AHB_CLK_SRC 10 30*4882a593Smuzhiyun #define GP1_CLK_SRC 11 31*4882a593Smuzhiyun #define GP2_CLK_SRC 12 32*4882a593Smuzhiyun #define GP3_CLK_SRC 13 33*4882a593Smuzhiyun #define SDCC1_APPS_CLK_SRC 14 34*4882a593Smuzhiyun #define FEPHY_125M_DLY_CLK_SRC 15 35*4882a593Smuzhiyun #define WCSS2G_CLK_SRC 16 36*4882a593Smuzhiyun #define WCSS5G_CLK_SRC 17 37*4882a593Smuzhiyun #define GCC_APSS_AHB_CLK 18 38*4882a593Smuzhiyun #define GCC_AUDIO_AHB_CLK 19 39*4882a593Smuzhiyun #define GCC_AUDIO_PWM_CLK 20 40*4882a593Smuzhiyun #define GCC_BLSP1_AHB_CLK 21 41*4882a593Smuzhiyun #define GCC_BLSP1_QUP1_I2C_APPS_CLK 22 42*4882a593Smuzhiyun #define GCC_BLSP1_QUP1_SPI_APPS_CLK 23 43*4882a593Smuzhiyun #define GCC_BLSP1_QUP2_I2C_APPS_CLK 24 44*4882a593Smuzhiyun #define GCC_BLSP1_QUP2_SPI_APPS_CLK 25 45*4882a593Smuzhiyun #define GCC_BLSP1_UART1_APPS_CLK 26 46*4882a593Smuzhiyun #define GCC_BLSP1_UART2_APPS_CLK 27 47*4882a593Smuzhiyun #define GCC_DCD_XO_CLK 28 48*4882a593Smuzhiyun #define GCC_GP1_CLK 29 49*4882a593Smuzhiyun #define GCC_GP2_CLK 30 50*4882a593Smuzhiyun #define GCC_GP3_CLK 31 51*4882a593Smuzhiyun #define GCC_BOOT_ROM_AHB_CLK 32 52*4882a593Smuzhiyun #define GCC_CRYPTO_AHB_CLK 33 53*4882a593Smuzhiyun #define GCC_CRYPTO_AXI_CLK 34 54*4882a593Smuzhiyun #define GCC_CRYPTO_CLK 35 55*4882a593Smuzhiyun #define GCC_ESS_CLK 36 56*4882a593Smuzhiyun #define GCC_IMEM_AXI_CLK 37 57*4882a593Smuzhiyun #define GCC_IMEM_CFG_AHB_CLK 38 58*4882a593Smuzhiyun #define GCC_PCIE_AHB_CLK 39 59*4882a593Smuzhiyun #define GCC_PCIE_AXI_M_CLK 40 60*4882a593Smuzhiyun #define GCC_PCIE_AXI_S_CLK 41 61*4882a593Smuzhiyun #define GCC_PCNOC_AHB_CLK 42 62*4882a593Smuzhiyun #define GCC_PRNG_AHB_CLK 43 63*4882a593Smuzhiyun #define GCC_QPIC_AHB_CLK 44 64*4882a593Smuzhiyun #define GCC_QPIC_CLK 45 65*4882a593Smuzhiyun #define GCC_SDCC1_AHB_CLK 46 66*4882a593Smuzhiyun #define GCC_SDCC1_APPS_CLK 47 67*4882a593Smuzhiyun #define GCC_SNOC_PCNOC_AHB_CLK 48 68*4882a593Smuzhiyun #define GCC_SYS_NOC_125M_CLK 49 69*4882a593Smuzhiyun #define GCC_SYS_NOC_AXI_CLK 50 70*4882a593Smuzhiyun #define GCC_TCSR_AHB_CLK 51 71*4882a593Smuzhiyun #define GCC_TLMM_AHB_CLK 52 72*4882a593Smuzhiyun #define GCC_USB2_MASTER_CLK 53 73*4882a593Smuzhiyun #define GCC_USB2_SLEEP_CLK 54 74*4882a593Smuzhiyun #define GCC_USB2_MOCK_UTMI_CLK 55 75*4882a593Smuzhiyun #define GCC_USB3_MASTER_CLK 56 76*4882a593Smuzhiyun #define GCC_USB3_SLEEP_CLK 57 77*4882a593Smuzhiyun #define GCC_USB3_MOCK_UTMI_CLK 58 78*4882a593Smuzhiyun #define GCC_WCSS2G_CLK 59 79*4882a593Smuzhiyun #define GCC_WCSS2G_REF_CLK 60 80*4882a593Smuzhiyun #define GCC_WCSS2G_RTC_CLK 61 81*4882a593Smuzhiyun #define GCC_WCSS5G_CLK 62 82*4882a593Smuzhiyun #define GCC_WCSS5G_REF_CLK 63 83*4882a593Smuzhiyun #define GCC_WCSS5G_RTC_CLK 64 84*4882a593Smuzhiyun #define GCC_APSS_DDRPLL_VCO 65 85*4882a593Smuzhiyun #define GCC_SDCC_PLLDIV_CLK 66 86*4882a593Smuzhiyun #define GCC_FEPLL_VCO 67 87*4882a593Smuzhiyun #define GCC_FEPLL125_CLK 68 88*4882a593Smuzhiyun #define GCC_FEPLL125DLY_CLK 69 89*4882a593Smuzhiyun #define GCC_FEPLL200_CLK 70 90*4882a593Smuzhiyun #define GCC_FEPLL500_CLK 71 91*4882a593Smuzhiyun #define GCC_FEPLL_WCSS2G_CLK 72 92*4882a593Smuzhiyun #define GCC_FEPLL_WCSS5G_CLK 73 93*4882a593Smuzhiyun #define GCC_APSS_CPU_PLLDIV_CLK 74 94*4882a593Smuzhiyun #define GCC_PCNOC_AHB_CLK_SRC 75 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define WIFI0_CPU_INIT_RESET 0 97*4882a593Smuzhiyun #define WIFI0_RADIO_SRIF_RESET 1 98*4882a593Smuzhiyun #define WIFI0_RADIO_WARM_RESET 2 99*4882a593Smuzhiyun #define WIFI0_RADIO_COLD_RESET 3 100*4882a593Smuzhiyun #define WIFI0_CORE_WARM_RESET 4 101*4882a593Smuzhiyun #define WIFI0_CORE_COLD_RESET 5 102*4882a593Smuzhiyun #define WIFI1_CPU_INIT_RESET 6 103*4882a593Smuzhiyun #define WIFI1_RADIO_SRIF_RESET 7 104*4882a593Smuzhiyun #define WIFI1_RADIO_WARM_RESET 8 105*4882a593Smuzhiyun #define WIFI1_RADIO_COLD_RESET 9 106*4882a593Smuzhiyun #define WIFI1_CORE_WARM_RESET 10 107*4882a593Smuzhiyun #define WIFI1_CORE_COLD_RESET 11 108*4882a593Smuzhiyun #define USB3_UNIPHY_PHY_ARES 12 109*4882a593Smuzhiyun #define USB3_HSPHY_POR_ARES 13 110*4882a593Smuzhiyun #define USB3_HSPHY_S_ARES 14 111*4882a593Smuzhiyun #define USB2_HSPHY_POR_ARES 15 112*4882a593Smuzhiyun #define USB2_HSPHY_S_ARES 16 113*4882a593Smuzhiyun #define PCIE_PHY_AHB_ARES 17 114*4882a593Smuzhiyun #define PCIE_AHB_ARES 18 115*4882a593Smuzhiyun #define PCIE_PWR_ARES 19 116*4882a593Smuzhiyun #define PCIE_PIPE_STICKY_ARES 20 117*4882a593Smuzhiyun #define PCIE_AXI_M_STICKY_ARES 21 118*4882a593Smuzhiyun #define PCIE_PHY_ARES 22 119*4882a593Smuzhiyun #define PCIE_PARF_XPU_ARES 23 120*4882a593Smuzhiyun #define PCIE_AXI_S_XPU_ARES 24 121*4882a593Smuzhiyun #define PCIE_AXI_M_VMIDMT_ARES 25 122*4882a593Smuzhiyun #define PCIE_PIPE_ARES 26 123*4882a593Smuzhiyun #define PCIE_AXI_S_ARES 27 124*4882a593Smuzhiyun #define PCIE_AXI_M_ARES 28 125*4882a593Smuzhiyun #define ESS_RESET 29 126*4882a593Smuzhiyun #define GCC_BLSP1_BCR 30 127*4882a593Smuzhiyun #define GCC_BLSP1_QUP1_BCR 31 128*4882a593Smuzhiyun #define GCC_BLSP1_UART1_BCR 32 129*4882a593Smuzhiyun #define GCC_BLSP1_QUP2_BCR 33 130*4882a593Smuzhiyun #define GCC_BLSP1_UART2_BCR 34 131*4882a593Smuzhiyun #define GCC_BIMC_BCR 35 132*4882a593Smuzhiyun #define GCC_TLMM_BCR 36 133*4882a593Smuzhiyun #define GCC_IMEM_BCR 37 134*4882a593Smuzhiyun #define GCC_ESS_BCR 38 135*4882a593Smuzhiyun #define GCC_PRNG_BCR 39 136*4882a593Smuzhiyun #define GCC_BOOT_ROM_BCR 40 137*4882a593Smuzhiyun #define GCC_CRYPTO_BCR 41 138*4882a593Smuzhiyun #define GCC_SDCC1_BCR 42 139*4882a593Smuzhiyun #define GCC_SEC_CTRL_BCR 43 140*4882a593Smuzhiyun #define GCC_AUDIO_BCR 44 141*4882a593Smuzhiyun #define GCC_QPIC_BCR 45 142*4882a593Smuzhiyun #define GCC_PCIE_BCR 46 143*4882a593Smuzhiyun #define GCC_USB2_BCR 47 144*4882a593Smuzhiyun #define GCC_USB2_PHY_BCR 48 145*4882a593Smuzhiyun #define GCC_USB3_BCR 49 146*4882a593Smuzhiyun #define GCC_USB3_PHY_BCR 50 147*4882a593Smuzhiyun #define GCC_SYSTEM_NOC_BCR 51 148*4882a593Smuzhiyun #define GCC_PCNOC_BCR 52 149*4882a593Smuzhiyun #define GCC_DCD_BCR 53 150*4882a593Smuzhiyun #define GCC_SNOC_BUS_TIMEOUT0_BCR 54 151*4882a593Smuzhiyun #define GCC_SNOC_BUS_TIMEOUT1_BCR 55 152*4882a593Smuzhiyun #define GCC_SNOC_BUS_TIMEOUT2_BCR 56 153*4882a593Smuzhiyun #define GCC_SNOC_BUS_TIMEOUT3_BCR 57 154*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT0_BCR 58 155*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT1_BCR 59 156*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT2_BCR 60 157*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT3_BCR 61 158*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT4_BCR 62 159*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT5_BCR 63 160*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT6_BCR 64 161*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT7_BCR 65 162*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT8_BCR 66 163*4882a593Smuzhiyun #define GCC_PCNOC_BUS_TIMEOUT9_BCR 67 164*4882a593Smuzhiyun #define GCC_TCSR_BCR 68 165*4882a593Smuzhiyun #define GCC_QDSS_BCR 69 166*4882a593Smuzhiyun #define GCC_MPM_BCR 70 167*4882a593Smuzhiyun #define GCC_SPDM_BCR 71 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #endif 170