xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/intel,lgm-clk.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2020 Intel Corporation.
4*4882a593Smuzhiyun  * Lei Chuanhua <Chuanhua.lei@intel.com>
5*4882a593Smuzhiyun  * Zhu Yixin <Yixin.zhu@intel.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef __INTEL_LGM_CLK_H
8*4882a593Smuzhiyun #define __INTEL_LGM_CLK_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* PLL clocks */
11*4882a593Smuzhiyun #define LGM_CLK_OSC		1
12*4882a593Smuzhiyun #define LGM_CLK_PLLPP		2
13*4882a593Smuzhiyun #define LGM_CLK_PLL2		3
14*4882a593Smuzhiyun #define LGM_CLK_PLL0CZ		4
15*4882a593Smuzhiyun #define LGM_CLK_PLL0B		5
16*4882a593Smuzhiyun #define LGM_CLK_PLL1		6
17*4882a593Smuzhiyun #define LGM_CLK_LJPLL3		7
18*4882a593Smuzhiyun #define LGM_CLK_LJPLL4		8
19*4882a593Smuzhiyun #define LGM_CLK_PLL0CM0		9
20*4882a593Smuzhiyun #define LGM_CLK_PLL0CM1		10
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* clocks from PLLs */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* ROPLL clocks */
25*4882a593Smuzhiyun #define LGM_CLK_PP_HW		15
26*4882a593Smuzhiyun #define LGM_CLK_PP_UC		16
27*4882a593Smuzhiyun #define LGM_CLK_PP_FXD		17
28*4882a593Smuzhiyun #define LGM_CLK_PP_TBM		18
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* PLL2 clocks */
31*4882a593Smuzhiyun #define LGM_CLK_DDR		20
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* PLL0CZ */
34*4882a593Smuzhiyun #define LGM_CLK_CM		25
35*4882a593Smuzhiyun #define LGM_CLK_IC		26
36*4882a593Smuzhiyun #define LGM_CLK_SDXC3		27
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* PLL0B */
39*4882a593Smuzhiyun #define LGM_CLK_NGI		30
40*4882a593Smuzhiyun #define LGM_CLK_NOC4		31
41*4882a593Smuzhiyun #define LGM_CLK_SW		32
42*4882a593Smuzhiyun #define LGM_CLK_QSPI		33
43*4882a593Smuzhiyun #define LGM_CLK_CQEM		LGM_CLK_SW
44*4882a593Smuzhiyun #define LGM_CLK_EMMC5		LGM_CLK_NOC4
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* PLL1 */
47*4882a593Smuzhiyun #define LGM_CLK_CT		35
48*4882a593Smuzhiyun #define LGM_CLK_DSP		36
49*4882a593Smuzhiyun #define LGM_CLK_VIF		37
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* LJPLL3 */
52*4882a593Smuzhiyun #define LGM_CLK_CML		40
53*4882a593Smuzhiyun #define LGM_CLK_SERDES		41
54*4882a593Smuzhiyun #define LGM_CLK_POOL		42
55*4882a593Smuzhiyun #define LGM_CLK_PTP		43
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* LJPLL4 */
58*4882a593Smuzhiyun #define LGM_CLK_PCIE		45
59*4882a593Smuzhiyun #define LGM_CLK_SATA		LGM_CLK_PCIE
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* PLL0CM0 */
62*4882a593Smuzhiyun #define LGM_CLK_CPU0		50
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* PLL0CM1 */
65*4882a593Smuzhiyun #define LGM_CLK_CPU1		55
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Miscellaneous clocks */
68*4882a593Smuzhiyun #define LGM_CLK_EMMC4		60
69*4882a593Smuzhiyun #define LGM_CLK_SDXC2		61
70*4882a593Smuzhiyun #define LGM_CLK_EMMC		62
71*4882a593Smuzhiyun #define LGM_CLK_SDXC		63
72*4882a593Smuzhiyun #define LGM_CLK_SLIC		64
73*4882a593Smuzhiyun #define LGM_CLK_DCL		65
74*4882a593Smuzhiyun #define LGM_CLK_DOCSIS		66
75*4882a593Smuzhiyun #define LGM_CLK_PCM		67
76*4882a593Smuzhiyun #define LGM_CLK_DDR_PHY		68
77*4882a593Smuzhiyun #define LGM_CLK_PONDEF		69
78*4882a593Smuzhiyun #define LGM_CLK_PL25M		70
79*4882a593Smuzhiyun #define LGM_CLK_PL10M		71
80*4882a593Smuzhiyun #define LGM_CLK_PL1544K		72
81*4882a593Smuzhiyun #define LGM_CLK_PL2048K		73
82*4882a593Smuzhiyun #define LGM_CLK_PL8K		74
83*4882a593Smuzhiyun #define LGM_CLK_PON_NTR		75
84*4882a593Smuzhiyun #define LGM_CLK_SYNC0		76
85*4882a593Smuzhiyun #define LGM_CLK_SYNC1		77
86*4882a593Smuzhiyun #define LGM_CLK_PROGDIV		78
87*4882a593Smuzhiyun #define LGM_CLK_OD0		79
88*4882a593Smuzhiyun #define LGM_CLK_OD1		80
89*4882a593Smuzhiyun #define LGM_CLK_CBPHY0		81
90*4882a593Smuzhiyun #define LGM_CLK_CBPHY1		82
91*4882a593Smuzhiyun #define LGM_CLK_CBPHY2		83
92*4882a593Smuzhiyun #define LGM_CLK_CBPHY3		84
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Gate clocks */
95*4882a593Smuzhiyun /* Gate CLK0 */
96*4882a593Smuzhiyun #define LGM_GCLK_C55		100
97*4882a593Smuzhiyun #define LGM_GCLK_QSPI		101
98*4882a593Smuzhiyun #define LGM_GCLK_EIP197		102
99*4882a593Smuzhiyun #define LGM_GCLK_VAULT		103
100*4882a593Smuzhiyun #define LGM_GCLK_TOE		104
101*4882a593Smuzhiyun #define LGM_GCLK_SDXC		105
102*4882a593Smuzhiyun #define LGM_GCLK_EMMC		106
103*4882a593Smuzhiyun #define LGM_GCLK_SPI_DBG	107
104*4882a593Smuzhiyun #define LGM_GCLK_DMA3		108
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Gate CLK1 */
107*4882a593Smuzhiyun #define LGM_GCLK_DMA0		120
108*4882a593Smuzhiyun #define LGM_GCLK_LEDC0		121
109*4882a593Smuzhiyun #define LGM_GCLK_LEDC1		122
110*4882a593Smuzhiyun #define LGM_GCLK_I2S0		123
111*4882a593Smuzhiyun #define LGM_GCLK_I2S1		124
112*4882a593Smuzhiyun #define LGM_GCLK_EBU		125
113*4882a593Smuzhiyun #define LGM_GCLK_PWM		126
114*4882a593Smuzhiyun #define LGM_GCLK_I2C0		127
115*4882a593Smuzhiyun #define LGM_GCLK_I2C1		128
116*4882a593Smuzhiyun #define LGM_GCLK_I2C2		129
117*4882a593Smuzhiyun #define LGM_GCLK_I2C3		130
118*4882a593Smuzhiyun #define LGM_GCLK_SSC0		131
119*4882a593Smuzhiyun #define LGM_GCLK_SSC1		132
120*4882a593Smuzhiyun #define LGM_GCLK_SSC2		133
121*4882a593Smuzhiyun #define LGM_GCLK_SSC3		134
122*4882a593Smuzhiyun #define LGM_GCLK_GPTC0		135
123*4882a593Smuzhiyun #define LGM_GCLK_GPTC1		136
124*4882a593Smuzhiyun #define LGM_GCLK_GPTC2		137
125*4882a593Smuzhiyun #define LGM_GCLK_GPTC3		138
126*4882a593Smuzhiyun #define LGM_GCLK_ASC0		139
127*4882a593Smuzhiyun #define LGM_GCLK_ASC1		140
128*4882a593Smuzhiyun #define LGM_GCLK_ASC2		141
129*4882a593Smuzhiyun #define LGM_GCLK_ASC3		142
130*4882a593Smuzhiyun #define LGM_GCLK_PCM0		143
131*4882a593Smuzhiyun #define LGM_GCLK_PCM1		144
132*4882a593Smuzhiyun #define LGM_GCLK_PCM2		145
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Gate CLK2 */
135*4882a593Smuzhiyun #define LGM_GCLK_PCIE10		150
136*4882a593Smuzhiyun #define LGM_GCLK_PCIE11		151
137*4882a593Smuzhiyun #define LGM_GCLK_PCIE30		152
138*4882a593Smuzhiyun #define LGM_GCLK_PCIE31		153
139*4882a593Smuzhiyun #define LGM_GCLK_PCIE20		154
140*4882a593Smuzhiyun #define LGM_GCLK_PCIE21		155
141*4882a593Smuzhiyun #define LGM_GCLK_PCIE40		156
142*4882a593Smuzhiyun #define LGM_GCLK_PCIE41		157
143*4882a593Smuzhiyun #define LGM_GCLK_XPCS0		158
144*4882a593Smuzhiyun #define LGM_GCLK_XPCS1		159
145*4882a593Smuzhiyun #define LGM_GCLK_XPCS2		160
146*4882a593Smuzhiyun #define LGM_GCLK_XPCS3		161
147*4882a593Smuzhiyun #define LGM_GCLK_SATA0		162
148*4882a593Smuzhiyun #define LGM_GCLK_SATA1		163
149*4882a593Smuzhiyun #define LGM_GCLK_SATA2		164
150*4882a593Smuzhiyun #define LGM_GCLK_SATA3		165
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Gate CLK3 */
153*4882a593Smuzhiyun #define LGM_GCLK_ARCEM4		170
154*4882a593Smuzhiyun #define LGM_GCLK_IDMAR1		171
155*4882a593Smuzhiyun #define LGM_GCLK_IDMAT0		172
156*4882a593Smuzhiyun #define LGM_GCLK_IDMAT1		173
157*4882a593Smuzhiyun #define LGM_GCLK_IDMAT2		174
158*4882a593Smuzhiyun #define LGM_GCLK_PPV4		175
159*4882a593Smuzhiyun #define LGM_GCLK_GSWIPO		176
160*4882a593Smuzhiyun #define LGM_GCLK_CQEM		177
161*4882a593Smuzhiyun #define LGM_GCLK_XPCS5		178
162*4882a593Smuzhiyun #define LGM_GCLK_USB1		179
163*4882a593Smuzhiyun #define LGM_GCLK_USB2		180
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #endif /* __INTEL_LGM_CLK_H */
166