1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Linaro Ltd. 4*4882a593Smuzhiyun * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __DTS_HI3660_CLOCK_H 8*4882a593Smuzhiyun #define __DTS_HI3660_CLOCK_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* fixed rate clocks */ 11*4882a593Smuzhiyun #define HI3660_CLKIN_SYS 0 12*4882a593Smuzhiyun #define HI3660_CLKIN_REF 1 13*4882a593Smuzhiyun #define HI3660_CLK_FLL_SRC 2 14*4882a593Smuzhiyun #define HI3660_CLK_PPLL0 3 15*4882a593Smuzhiyun #define HI3660_CLK_PPLL1 4 16*4882a593Smuzhiyun #define HI3660_CLK_PPLL2 5 17*4882a593Smuzhiyun #define HI3660_CLK_PPLL3 6 18*4882a593Smuzhiyun #define HI3660_CLK_SCPLL 7 19*4882a593Smuzhiyun #define HI3660_PCLK 8 20*4882a593Smuzhiyun #define HI3660_CLK_UART0_DBG 9 21*4882a593Smuzhiyun #define HI3660_CLK_UART6 10 22*4882a593Smuzhiyun #define HI3660_OSC32K 11 23*4882a593Smuzhiyun #define HI3660_OSC19M 12 24*4882a593Smuzhiyun #define HI3660_CLK_480M 13 25*4882a593Smuzhiyun #define HI3660_CLK_INV 14 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* clk in crgctrl */ 28*4882a593Smuzhiyun #define HI3660_FACTOR_UART3 15 29*4882a593Smuzhiyun #define HI3660_CLK_FACTOR_MMC 16 30*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C0 17 31*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C1 18 32*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C2 19 33*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C6 20 34*4882a593Smuzhiyun #define HI3660_CLK_DIV_SYSBUS 21 35*4882a593Smuzhiyun #define HI3660_CLK_DIV_320M 22 36*4882a593Smuzhiyun #define HI3660_CLK_DIV_A53 23 37*4882a593Smuzhiyun #define HI3660_CLK_GATE_SPI0 24 38*4882a593Smuzhiyun #define HI3660_CLK_GATE_SPI2 25 39*4882a593Smuzhiyun #define HI3660_PCIEPHY_REF 26 40*4882a593Smuzhiyun #define HI3660_CLK_ABB_USB 27 41*4882a593Smuzhiyun #define HI3660_HCLK_GATE_SDIO0 28 42*4882a593Smuzhiyun #define HI3660_HCLK_GATE_SD 29 43*4882a593Smuzhiyun #define HI3660_CLK_GATE_AOMM 30 44*4882a593Smuzhiyun #define HI3660_PCLK_GPIO0 31 45*4882a593Smuzhiyun #define HI3660_PCLK_GPIO1 32 46*4882a593Smuzhiyun #define HI3660_PCLK_GPIO2 33 47*4882a593Smuzhiyun #define HI3660_PCLK_GPIO3 34 48*4882a593Smuzhiyun #define HI3660_PCLK_GPIO4 35 49*4882a593Smuzhiyun #define HI3660_PCLK_GPIO5 36 50*4882a593Smuzhiyun #define HI3660_PCLK_GPIO6 37 51*4882a593Smuzhiyun #define HI3660_PCLK_GPIO7 38 52*4882a593Smuzhiyun #define HI3660_PCLK_GPIO8 39 53*4882a593Smuzhiyun #define HI3660_PCLK_GPIO9 40 54*4882a593Smuzhiyun #define HI3660_PCLK_GPIO10 41 55*4882a593Smuzhiyun #define HI3660_PCLK_GPIO11 42 56*4882a593Smuzhiyun #define HI3660_PCLK_GPIO12 43 57*4882a593Smuzhiyun #define HI3660_PCLK_GPIO13 44 58*4882a593Smuzhiyun #define HI3660_PCLK_GPIO14 45 59*4882a593Smuzhiyun #define HI3660_PCLK_GPIO15 46 60*4882a593Smuzhiyun #define HI3660_PCLK_GPIO16 47 61*4882a593Smuzhiyun #define HI3660_PCLK_GPIO17 48 62*4882a593Smuzhiyun #define HI3660_PCLK_GPIO18 49 63*4882a593Smuzhiyun #define HI3660_PCLK_GPIO19 50 64*4882a593Smuzhiyun #define HI3660_PCLK_GPIO20 51 65*4882a593Smuzhiyun #define HI3660_PCLK_GPIO21 52 66*4882a593Smuzhiyun #define HI3660_CLK_GATE_SPI3 53 67*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C7 54 68*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C3 55 69*4882a593Smuzhiyun #define HI3660_CLK_GATE_SPI1 56 70*4882a593Smuzhiyun #define HI3660_CLK_GATE_UART1 57 71*4882a593Smuzhiyun #define HI3660_CLK_GATE_UART2 58 72*4882a593Smuzhiyun #define HI3660_CLK_GATE_UART4 59 73*4882a593Smuzhiyun #define HI3660_CLK_GATE_UART5 60 74*4882a593Smuzhiyun #define HI3660_CLK_GATE_I2C4 61 75*4882a593Smuzhiyun #define HI3660_CLK_GATE_DMAC 62 76*4882a593Smuzhiyun #define HI3660_PCLK_GATE_DSS 63 77*4882a593Smuzhiyun #define HI3660_ACLK_GATE_DSS 64 78*4882a593Smuzhiyun #define HI3660_CLK_GATE_LDI1 65 79*4882a593Smuzhiyun #define HI3660_CLK_GATE_LDI0 66 80*4882a593Smuzhiyun #define HI3660_CLK_GATE_VIVOBUS 67 81*4882a593Smuzhiyun #define HI3660_CLK_GATE_EDC0 68 82*4882a593Smuzhiyun #define HI3660_CLK_GATE_TXDPHY0_CFG 69 83*4882a593Smuzhiyun #define HI3660_CLK_GATE_TXDPHY0_REF 70 84*4882a593Smuzhiyun #define HI3660_CLK_GATE_TXDPHY1_CFG 71 85*4882a593Smuzhiyun #define HI3660_CLK_GATE_TXDPHY1_REF 72 86*4882a593Smuzhiyun #define HI3660_ACLK_GATE_USB3OTG 73 87*4882a593Smuzhiyun #define HI3660_CLK_GATE_SPI4 74 88*4882a593Smuzhiyun #define HI3660_CLK_GATE_SD 75 89*4882a593Smuzhiyun #define HI3660_CLK_GATE_SDIO0 76 90*4882a593Smuzhiyun #define HI3660_CLK_GATE_UFS_SUBSYS 77 91*4882a593Smuzhiyun #define HI3660_PCLK_GATE_DSI0 78 92*4882a593Smuzhiyun #define HI3660_PCLK_GATE_DSI1 79 93*4882a593Smuzhiyun #define HI3660_ACLK_GATE_PCIE 80 94*4882a593Smuzhiyun #define HI3660_PCLK_GATE_PCIE_SYS 81 95*4882a593Smuzhiyun #define HI3660_CLK_GATE_PCIEAUX 82 96*4882a593Smuzhiyun #define HI3660_PCLK_GATE_PCIE_PHY 83 97*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_LDI0 84 98*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_LDI1 85 99*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_EDC0 86 100*4882a593Smuzhiyun #define HI3660_CLK_GATE_UFSPHY_GT 87 101*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_MMC 88 102*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_SD 89 103*4882a593Smuzhiyun #define HI3660_CLK_A53HPM_ANDGT 90 104*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_SDIO 91 105*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_UART0 92 106*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_UART1 93 107*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_UARTH 94 108*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_SPI 95 109*4882a593Smuzhiyun #define HI3660_CLK_VIVOBUS_ANDGT 96 110*4882a593Smuzhiyun #define HI3660_CLK_AOMM_ANDGT 97 111*4882a593Smuzhiyun #define HI3660_CLK_320M_PLL_GT 98 112*4882a593Smuzhiyun #define HI3660_AUTODIV_EMMC0BUS 99 113*4882a593Smuzhiyun #define HI3660_AUTODIV_SYSBUS 100 114*4882a593Smuzhiyun #define HI3660_CLK_GATE_UFSPHY_CFG 101 115*4882a593Smuzhiyun #define HI3660_CLK_GATE_UFSIO_REF 102 116*4882a593Smuzhiyun #define HI3660_CLK_MUX_SYSBUS 103 117*4882a593Smuzhiyun #define HI3660_CLK_MUX_UART0 104 118*4882a593Smuzhiyun #define HI3660_CLK_MUX_UART1 105 119*4882a593Smuzhiyun #define HI3660_CLK_MUX_UARTH 106 120*4882a593Smuzhiyun #define HI3660_CLK_MUX_SPI 107 121*4882a593Smuzhiyun #define HI3660_CLK_MUX_I2C 108 122*4882a593Smuzhiyun #define HI3660_CLK_MUX_MMC_PLL 109 123*4882a593Smuzhiyun #define HI3660_CLK_MUX_LDI1 110 124*4882a593Smuzhiyun #define HI3660_CLK_MUX_LDI0 111 125*4882a593Smuzhiyun #define HI3660_CLK_MUX_SD_PLL 112 126*4882a593Smuzhiyun #define HI3660_CLK_MUX_SD_SYS 113 127*4882a593Smuzhiyun #define HI3660_CLK_MUX_EDC0 114 128*4882a593Smuzhiyun #define HI3660_CLK_MUX_SDIO_SYS 115 129*4882a593Smuzhiyun #define HI3660_CLK_MUX_SDIO_PLL 116 130*4882a593Smuzhiyun #define HI3660_CLK_MUX_VIVOBUS 117 131*4882a593Smuzhiyun #define HI3660_CLK_MUX_A53HPM 118 132*4882a593Smuzhiyun #define HI3660_CLK_MUX_320M 119 133*4882a593Smuzhiyun #define HI3660_CLK_MUX_IOPERI 120 134*4882a593Smuzhiyun #define HI3660_CLK_DIV_UART0 121 135*4882a593Smuzhiyun #define HI3660_CLK_DIV_UART1 122 136*4882a593Smuzhiyun #define HI3660_CLK_DIV_UARTH 123 137*4882a593Smuzhiyun #define HI3660_CLK_DIV_MMC 124 138*4882a593Smuzhiyun #define HI3660_CLK_DIV_SD 125 139*4882a593Smuzhiyun #define HI3660_CLK_DIV_EDC0 126 140*4882a593Smuzhiyun #define HI3660_CLK_DIV_LDI0 127 141*4882a593Smuzhiyun #define HI3660_CLK_DIV_SDIO 128 142*4882a593Smuzhiyun #define HI3660_CLK_DIV_LDI1 129 143*4882a593Smuzhiyun #define HI3660_CLK_DIV_SPI 130 144*4882a593Smuzhiyun #define HI3660_CLK_DIV_VIVOBUS 131 145*4882a593Smuzhiyun #define HI3660_CLK_DIV_I2C 132 146*4882a593Smuzhiyun #define HI3660_CLK_DIV_UFSPHY 133 147*4882a593Smuzhiyun #define HI3660_CLK_DIV_CFGBUS 134 148*4882a593Smuzhiyun #define HI3660_CLK_DIV_MMC0BUS 135 149*4882a593Smuzhiyun #define HI3660_CLK_DIV_MMC1BUS 136 150*4882a593Smuzhiyun #define HI3660_CLK_DIV_UFSPERI 137 151*4882a593Smuzhiyun #define HI3660_CLK_DIV_AOMM 138 152*4882a593Smuzhiyun #define HI3660_CLK_DIV_IOPERI 139 153*4882a593Smuzhiyun #define HI3660_VENC_VOLT_HOLD 140 154*4882a593Smuzhiyun #define HI3660_PERI_VOLT_HOLD 141 155*4882a593Smuzhiyun #define HI3660_CLK_GATE_VENC 142 156*4882a593Smuzhiyun #define HI3660_CLK_GATE_VDEC 143 157*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_VENC 144 158*4882a593Smuzhiyun #define HI3660_CLK_ANDGT_VDEC 145 159*4882a593Smuzhiyun #define HI3660_CLK_MUX_VENC 146 160*4882a593Smuzhiyun #define HI3660_CLK_MUX_VDEC 147 161*4882a593Smuzhiyun #define HI3660_CLK_DIV_VENC 148 162*4882a593Smuzhiyun #define HI3660_CLK_DIV_VDEC 149 163*4882a593Smuzhiyun #define HI3660_CLK_FAC_ISP_SNCLK 150 164*4882a593Smuzhiyun #define HI3660_CLK_GATE_ISP_SNCLK0 151 165*4882a593Smuzhiyun #define HI3660_CLK_GATE_ISP_SNCLK1 152 166*4882a593Smuzhiyun #define HI3660_CLK_GATE_ISP_SNCLK2 153 167*4882a593Smuzhiyun #define HI3660_CLK_ANGT_ISP_SNCLK 154 168*4882a593Smuzhiyun #define HI3660_CLK_MUX_ISP_SNCLK 155 169*4882a593Smuzhiyun #define HI3660_CLK_DIV_ISP_SNCLK 156 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* clk in pmuctrl */ 172*4882a593Smuzhiyun #define HI3660_GATE_ABB_192 0 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* clk in pctrl */ 175*4882a593Smuzhiyun #define HI3660_GATE_UFS_TCXO_EN 0 176*4882a593Smuzhiyun #define HI3660_GATE_USB_TCXO_EN 1 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* clk in sctrl */ 179*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO0 0 180*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO1 1 181*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO2 2 182*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO3 3 183*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO4 4 184*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO5 5 185*4882a593Smuzhiyun #define HI3660_PCLK_AO_GPIO6 6 186*4882a593Smuzhiyun #define HI3660_PCLK_GATE_MMBUF 7 187*4882a593Smuzhiyun #define HI3660_CLK_GATE_DSS_AXI_MM 8 188*4882a593Smuzhiyun #define HI3660_PCLK_MMBUF_ANDGT 9 189*4882a593Smuzhiyun #define HI3660_CLK_MMBUF_PLL_ANDGT 10 190*4882a593Smuzhiyun #define HI3660_CLK_FLL_MMBUF_ANDGT 11 191*4882a593Smuzhiyun #define HI3660_CLK_SYS_MMBUF_ANDGT 12 192*4882a593Smuzhiyun #define HI3660_CLK_GATE_PCIEPHY_GT 13 193*4882a593Smuzhiyun #define HI3660_ACLK_MUX_MMBUF 14 194*4882a593Smuzhiyun #define HI3660_CLK_SW_MMBUF 15 195*4882a593Smuzhiyun #define HI3660_CLK_DIV_AOBUS 16 196*4882a593Smuzhiyun #define HI3660_PCLK_DIV_MMBUF 17 197*4882a593Smuzhiyun #define HI3660_ACLK_DIV_MMBUF 18 198*4882a593Smuzhiyun #define HI3660_CLK_DIV_PCIEPHY 19 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* clk in iomcu */ 201*4882a593Smuzhiyun #define HI3660_CLK_I2C0_IOMCU 0 202*4882a593Smuzhiyun #define HI3660_CLK_I2C1_IOMCU 1 203*4882a593Smuzhiyun #define HI3660_CLK_I2C2_IOMCU 2 204*4882a593Smuzhiyun #define HI3660_CLK_I2C6_IOMCU 3 205*4882a593Smuzhiyun #define HI3660_CLK_IOMCU_PERI0 4 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* clk in stub clock */ 208*4882a593Smuzhiyun #define HI3660_CLK_STUB_CLUSTER0 0 209*4882a593Smuzhiyun #define HI3660_CLK_STUB_CLUSTER1 1 210*4882a593Smuzhiyun #define HI3660_CLK_STUB_GPU 2 211*4882a593Smuzhiyun #define HI3660_CLK_STUB_DDR 3 212*4882a593Smuzhiyun #define HI3660_CLK_STUB_NUM 4 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #endif /* __DTS_HI3660_CLOCK_H */ 215