1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2015 NVIDIA Corporation. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sub license,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
12*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
13*4882a593Smuzhiyun * of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifndef DRM_SCDC_HELPER_H
25*4882a593Smuzhiyun #define DRM_SCDC_HELPER_H
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/i2c.h>
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SCDC_SINK_VERSION 0x01
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define SCDC_SOURCE_VERSION 0x02
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SCDC_UPDATE_0 0x10
35*4882a593Smuzhiyun #define SCDC_READ_REQUEST_TEST (1 << 2)
36*4882a593Smuzhiyun #define SCDC_CED_UPDATE (1 << 1)
37*4882a593Smuzhiyun #define SCDC_STATUS_UPDATE (1 << 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SCDC_UPDATE_1 0x11
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SCDC_TMDS_CONFIG 0x20
42*4882a593Smuzhiyun #define SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 (1 << 1)
43*4882a593Smuzhiyun #define SCDC_TMDS_BIT_CLOCK_RATIO_BY_10 (0 << 1)
44*4882a593Smuzhiyun #define SCDC_SCRAMBLING_ENABLE (1 << 0)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SCDC_SCRAMBLER_STATUS 0x21
47*4882a593Smuzhiyun #define SCDC_SCRAMBLING_STATUS (1 << 0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define SCDC_CONFIG_0 0x30
50*4882a593Smuzhiyun #define SCDC_READ_REQUEST_ENABLE (1 << 0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SCDC_STATUS_FLAGS_0 0x40
53*4882a593Smuzhiyun #define SCDC_CH2_LOCK (1 << 3)
54*4882a593Smuzhiyun #define SCDC_CH1_LOCK (1 << 2)
55*4882a593Smuzhiyun #define SCDC_CH0_LOCK (1 << 1)
56*4882a593Smuzhiyun #define SCDC_CH_LOCK_MASK (SCDC_CH2_LOCK | SCDC_CH1_LOCK | SCDC_CH0_LOCK)
57*4882a593Smuzhiyun #define SCDC_CLOCK_DETECT (1 << 0)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SCDC_STATUS_FLAGS_1 0x41
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define SCDC_ERR_DET_0_L 0x50
62*4882a593Smuzhiyun #define SCDC_ERR_DET_0_H 0x51
63*4882a593Smuzhiyun #define SCDC_ERR_DET_1_L 0x52
64*4882a593Smuzhiyun #define SCDC_ERR_DET_1_H 0x53
65*4882a593Smuzhiyun #define SCDC_ERR_DET_2_L 0x54
66*4882a593Smuzhiyun #define SCDC_ERR_DET_2_H 0x55
67*4882a593Smuzhiyun #define SCDC_CHANNEL_VALID (1 << 7)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SCDC_ERR_DET_CHECKSUM 0x56
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SCDC_TEST_CONFIG_0 0xc0
72*4882a593Smuzhiyun #define SCDC_TEST_READ_REQUEST (1 << 7)
73*4882a593Smuzhiyun #define SCDC_TEST_READ_REQUEST_DELAY(x) ((x) & 0x7f)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define SCDC_MANUFACTURER_IEEE_OUI 0xd0
76*4882a593Smuzhiyun #define SCDC_MANUFACTURER_IEEE_OUI_SIZE 3
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SCDC_DEVICE_ID 0xd3
79*4882a593Smuzhiyun #define SCDC_DEVICE_ID_SIZE 8
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SCDC_DEVICE_HARDWARE_REVISION 0xdb
82*4882a593Smuzhiyun #define SCDC_GET_DEVICE_HARDWARE_REVISION_MAJOR(x) (((x) >> 4) & 0xf)
83*4882a593Smuzhiyun #define SCDC_GET_DEVICE_HARDWARE_REVISION_MINOR(x) (((x) >> 0) & 0xf)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SCDC_DEVICE_SOFTWARE_MAJOR_REVISION 0xdc
86*4882a593Smuzhiyun #define SCDC_DEVICE_SOFTWARE_MINOR_REVISION 0xdd
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define SCDC_MANUFACTURER_SPECIFIC 0xde
89*4882a593Smuzhiyun #define SCDC_MANUFACTURER_SPECIFIC_SIZE 34
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun ssize_t drm_scdc_read(struct i2c_adapter *adapter, u8 offset, void *buffer,
92*4882a593Smuzhiyun size_t size);
93*4882a593Smuzhiyun ssize_t drm_scdc_write(struct i2c_adapter *adapter, u8 offset,
94*4882a593Smuzhiyun const void *buffer, size_t size);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun * drm_scdc_readb - read a single byte from SCDC
98*4882a593Smuzhiyun * @adapter: I2C adapter
99*4882a593Smuzhiyun * @offset: offset of register to read
100*4882a593Smuzhiyun * @value: return location for the register value
101*4882a593Smuzhiyun *
102*4882a593Smuzhiyun * Reads a single byte from SCDC. This is a convenience wrapper around the
103*4882a593Smuzhiyun * drm_scdc_read() function.
104*4882a593Smuzhiyun *
105*4882a593Smuzhiyun * Returns:
106*4882a593Smuzhiyun * 0 on success or a negative error code on failure.
107*4882a593Smuzhiyun */
drm_scdc_readb(struct i2c_adapter * adapter,u8 offset,u8 * value)108*4882a593Smuzhiyun static inline int drm_scdc_readb(struct i2c_adapter *adapter, u8 offset,
109*4882a593Smuzhiyun u8 *value)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return drm_scdc_read(adapter, offset, value, sizeof(*value));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * drm_scdc_writeb - write a single byte to SCDC
116*4882a593Smuzhiyun * @adapter: I2C adapter
117*4882a593Smuzhiyun * @offset: offset of register to read
118*4882a593Smuzhiyun * @value: return location for the register value
119*4882a593Smuzhiyun *
120*4882a593Smuzhiyun * Writes a single byte to SCDC. This is a convenience wrapper around the
121*4882a593Smuzhiyun * drm_scdc_write() function.
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * Returns:
124*4882a593Smuzhiyun * 0 on success or a negative error code on failure.
125*4882a593Smuzhiyun */
drm_scdc_writeb(struct i2c_adapter * adapter,u8 offset,u8 value)126*4882a593Smuzhiyun static inline int drm_scdc_writeb(struct i2c_adapter *adapter, u8 offset,
127*4882a593Smuzhiyun u8 value)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun return drm_scdc_write(adapter, offset, &value, sizeof(value));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun bool drm_scdc_get_scrambling_status(struct i2c_adapter *adapter);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun bool drm_scdc_set_scrambling(struct i2c_adapter *adapter, bool enable);
135*4882a593Smuzhiyun bool drm_scdc_set_high_tmds_clock_ratio(struct i2c_adapter *adapter, bool set);
136*4882a593Smuzhiyun #endif
137