1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2007-2008 Intel Corporation
3*4882a593Smuzhiyun * Jesse Barnes <jesse.barnes@intel.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #ifndef __DRM_EDID_H__
24*4882a593Smuzhiyun #define __DRM_EDID_H__
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include <linux/hdmi.h>
28*4882a593Smuzhiyun #include <drm/drm_mode.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct drm_device;
31*4882a593Smuzhiyun struct i2c_adapter;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define EDID_LENGTH 128
34*4882a593Smuzhiyun #define DDC_ADDR 0x50
35*4882a593Smuzhiyun #define DDC_ADDR2 0x52 /* E-DDC 1.2 - where DisplayID can hide */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CEA_EXT 0x02
38*4882a593Smuzhiyun #define VTB_EXT 0x10
39*4882a593Smuzhiyun #define DI_EXT 0x40
40*4882a593Smuzhiyun #define LS_EXT 0x50
41*4882a593Smuzhiyun #define MI_EXT 0x60
42*4882a593Smuzhiyun #define DISPLAYID_EXT 0x70
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct est_timings {
45*4882a593Smuzhiyun u8 t1;
46*4882a593Smuzhiyun u8 t2;
47*4882a593Smuzhiyun u8 mfg_rsvd;
48*4882a593Smuzhiyun } __attribute__((packed));
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */
51*4882a593Smuzhiyun #define EDID_TIMING_ASPECT_SHIFT 6
52*4882a593Smuzhiyun #define EDID_TIMING_ASPECT_MASK (0x3 << EDID_TIMING_ASPECT_SHIFT)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* need to add 60 */
55*4882a593Smuzhiyun #define EDID_TIMING_VFREQ_SHIFT 0
56*4882a593Smuzhiyun #define EDID_TIMING_VFREQ_MASK (0x3f << EDID_TIMING_VFREQ_SHIFT)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct std_timing {
59*4882a593Smuzhiyun u8 hsize; /* need to multiply by 8 then add 248 */
60*4882a593Smuzhiyun u8 vfreq_aspect;
61*4882a593Smuzhiyun } __attribute__((packed));
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1)
64*4882a593Smuzhiyun #define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2)
65*4882a593Smuzhiyun #define DRM_EDID_PT_SEPARATE_SYNC (3 << 3)
66*4882a593Smuzhiyun #define DRM_EDID_PT_STEREO (1 << 5)
67*4882a593Smuzhiyun #define DRM_EDID_PT_INTERLACED (1 << 7)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* If detailed data is pixel timing */
70*4882a593Smuzhiyun struct detailed_pixel_timing {
71*4882a593Smuzhiyun u8 hactive_lo;
72*4882a593Smuzhiyun u8 hblank_lo;
73*4882a593Smuzhiyun u8 hactive_hblank_hi;
74*4882a593Smuzhiyun u8 vactive_lo;
75*4882a593Smuzhiyun u8 vblank_lo;
76*4882a593Smuzhiyun u8 vactive_vblank_hi;
77*4882a593Smuzhiyun u8 hsync_offset_lo;
78*4882a593Smuzhiyun u8 hsync_pulse_width_lo;
79*4882a593Smuzhiyun u8 vsync_offset_pulse_width_lo;
80*4882a593Smuzhiyun u8 hsync_vsync_offset_pulse_width_hi;
81*4882a593Smuzhiyun u8 width_mm_lo;
82*4882a593Smuzhiyun u8 height_mm_lo;
83*4882a593Smuzhiyun u8 width_height_mm_hi;
84*4882a593Smuzhiyun u8 hborder;
85*4882a593Smuzhiyun u8 vborder;
86*4882a593Smuzhiyun u8 misc;
87*4882a593Smuzhiyun } __attribute__((packed));
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* If it's not pixel timing, it'll be one of the below */
90*4882a593Smuzhiyun struct detailed_data_string {
91*4882a593Smuzhiyun u8 str[13];
92*4882a593Smuzhiyun } __attribute__((packed));
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define DRM_EDID_DEFAULT_GTF_SUPPORT_FLAG 0x00
95*4882a593Smuzhiyun #define DRM_EDID_RANGE_LIMITS_ONLY_FLAG 0x01
96*4882a593Smuzhiyun #define DRM_EDID_SECONDARY_GTF_SUPPORT_FLAG 0x02
97*4882a593Smuzhiyun #define DRM_EDID_CVT_SUPPORT_FLAG 0x04
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct detailed_data_monitor_range {
100*4882a593Smuzhiyun u8 min_vfreq;
101*4882a593Smuzhiyun u8 max_vfreq;
102*4882a593Smuzhiyun u8 min_hfreq_khz;
103*4882a593Smuzhiyun u8 max_hfreq_khz;
104*4882a593Smuzhiyun u8 pixel_clock_mhz; /* need to multiply by 10 */
105*4882a593Smuzhiyun u8 flags;
106*4882a593Smuzhiyun union {
107*4882a593Smuzhiyun struct {
108*4882a593Smuzhiyun u8 reserved;
109*4882a593Smuzhiyun u8 hfreq_start_khz; /* need to multiply by 2 */
110*4882a593Smuzhiyun u8 c; /* need to divide by 2 */
111*4882a593Smuzhiyun __le16 m;
112*4882a593Smuzhiyun u8 k;
113*4882a593Smuzhiyun u8 j; /* need to divide by 2 */
114*4882a593Smuzhiyun } __attribute__((packed)) gtf2;
115*4882a593Smuzhiyun struct {
116*4882a593Smuzhiyun u8 version;
117*4882a593Smuzhiyun u8 data1; /* high 6 bits: extra clock resolution */
118*4882a593Smuzhiyun u8 data2; /* plus low 2 of above: max hactive */
119*4882a593Smuzhiyun u8 supported_aspects;
120*4882a593Smuzhiyun u8 flags; /* preferred aspect and blanking support */
121*4882a593Smuzhiyun u8 supported_scalings;
122*4882a593Smuzhiyun u8 preferred_refresh;
123*4882a593Smuzhiyun } __attribute__((packed)) cvt;
124*4882a593Smuzhiyun } formula;
125*4882a593Smuzhiyun } __attribute__((packed));
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct detailed_data_wpindex {
128*4882a593Smuzhiyun u8 white_yx_lo; /* Lower 2 bits each */
129*4882a593Smuzhiyun u8 white_x_hi;
130*4882a593Smuzhiyun u8 white_y_hi;
131*4882a593Smuzhiyun u8 gamma; /* need to divide by 100 then add 1 */
132*4882a593Smuzhiyun } __attribute__((packed));
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct detailed_data_color_point {
135*4882a593Smuzhiyun u8 windex1;
136*4882a593Smuzhiyun u8 wpindex1[3];
137*4882a593Smuzhiyun u8 windex2;
138*4882a593Smuzhiyun u8 wpindex2[3];
139*4882a593Smuzhiyun } __attribute__((packed));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct cvt_timing {
142*4882a593Smuzhiyun u8 code[3];
143*4882a593Smuzhiyun } __attribute__((packed));
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct detailed_non_pixel {
146*4882a593Smuzhiyun u8 pad1;
147*4882a593Smuzhiyun u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name
148*4882a593Smuzhiyun fb=color point data, fa=standard timing data,
149*4882a593Smuzhiyun f9=undefined, f8=mfg. reserved */
150*4882a593Smuzhiyun u8 pad2;
151*4882a593Smuzhiyun union {
152*4882a593Smuzhiyun struct detailed_data_string str;
153*4882a593Smuzhiyun struct detailed_data_monitor_range range;
154*4882a593Smuzhiyun struct detailed_data_wpindex color;
155*4882a593Smuzhiyun struct std_timing timings[6];
156*4882a593Smuzhiyun struct cvt_timing cvt[4];
157*4882a593Smuzhiyun } data;
158*4882a593Smuzhiyun } __attribute__((packed));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define EDID_DETAIL_EST_TIMINGS 0xf7
161*4882a593Smuzhiyun #define EDID_DETAIL_CVT_3BYTE 0xf8
162*4882a593Smuzhiyun #define EDID_DETAIL_COLOR_MGMT_DATA 0xf9
163*4882a593Smuzhiyun #define EDID_DETAIL_STD_MODES 0xfa
164*4882a593Smuzhiyun #define EDID_DETAIL_MONITOR_CPDATA 0xfb
165*4882a593Smuzhiyun #define EDID_DETAIL_MONITOR_NAME 0xfc
166*4882a593Smuzhiyun #define EDID_DETAIL_MONITOR_RANGE 0xfd
167*4882a593Smuzhiyun #define EDID_DETAIL_MONITOR_STRING 0xfe
168*4882a593Smuzhiyun #define EDID_DETAIL_MONITOR_SERIAL 0xff
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct detailed_timing {
171*4882a593Smuzhiyun __le16 pixel_clock; /* need to multiply by 10 KHz */
172*4882a593Smuzhiyun union {
173*4882a593Smuzhiyun struct detailed_pixel_timing pixel_data;
174*4882a593Smuzhiyun struct detailed_non_pixel other_data;
175*4882a593Smuzhiyun } data;
176*4882a593Smuzhiyun } __attribute__((packed));
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0)
179*4882a593Smuzhiyun #define DRM_EDID_INPUT_SYNC_ON_GREEN (1 << 1)
180*4882a593Smuzhiyun #define DRM_EDID_INPUT_COMPOSITE_SYNC (1 << 2)
181*4882a593Smuzhiyun #define DRM_EDID_INPUT_SEPARATE_SYNCS (1 << 3)
182*4882a593Smuzhiyun #define DRM_EDID_INPUT_BLANK_TO_BLACK (1 << 4)
183*4882a593Smuzhiyun #define DRM_EDID_INPUT_VIDEO_LEVEL (3 << 5)
184*4882a593Smuzhiyun #define DRM_EDID_INPUT_DIGITAL (1 << 7)
185*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_MASK (7 << 4) /* 1.4 */
186*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_UNDEF (0 << 4) /* 1.4 */
187*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_6 (1 << 4) /* 1.4 */
188*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_8 (2 << 4) /* 1.4 */
189*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_10 (3 << 4) /* 1.4 */
190*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_12 (4 << 4) /* 1.4 */
191*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_14 (5 << 4) /* 1.4 */
192*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_16 (6 << 4) /* 1.4 */
193*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DEPTH_RSVD (7 << 4) /* 1.4 */
194*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_MASK (7 << 0) /* 1.4 */
195*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_UNDEF (0 << 0) /* 1.4 */
196*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_DVI (1 << 0) /* 1.4 */
197*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_HDMI_A (2 << 0) /* 1.4 */
198*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_HDMI_B (3 << 0) /* 1.4 */
199*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_MDDI (4 << 0) /* 1.4 */
200*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_TYPE_DP (5 << 0) /* 1.4 */
201*4882a593Smuzhiyun #define DRM_EDID_DIGITAL_DFP_1_X (1 << 0) /* 1.3 */
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define DRM_EDID_FEATURE_DEFAULT_GTF (1 << 0)
204*4882a593Smuzhiyun #define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1)
205*4882a593Smuzhiyun #define DRM_EDID_FEATURE_STANDARD_COLOR (1 << 2)
206*4882a593Smuzhiyun /* If analog */
207*4882a593Smuzhiyun #define DRM_EDID_FEATURE_DISPLAY_TYPE (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */
208*4882a593Smuzhiyun /* If digital */
209*4882a593Smuzhiyun #define DRM_EDID_FEATURE_COLOR_MASK (3 << 3)
210*4882a593Smuzhiyun #define DRM_EDID_FEATURE_RGB (0 << 3)
211*4882a593Smuzhiyun #define DRM_EDID_FEATURE_RGB_YCRCB444 (1 << 3)
212*4882a593Smuzhiyun #define DRM_EDID_FEATURE_RGB_YCRCB422 (2 << 3)
213*4882a593Smuzhiyun #define DRM_EDID_FEATURE_RGB_YCRCB (3 << 3) /* both 4:4:4 and 4:2:2 */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define DRM_EDID_FEATURE_PM_ACTIVE_OFF (1 << 5)
216*4882a593Smuzhiyun #define DRM_EDID_FEATURE_PM_SUSPEND (1 << 6)
217*4882a593Smuzhiyun #define DRM_EDID_FEATURE_PM_STANDBY (1 << 7)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define DRM_EDID_HDMI_DC_48 (1 << 6)
220*4882a593Smuzhiyun #define DRM_EDID_HDMI_DC_36 (1 << 5)
221*4882a593Smuzhiyun #define DRM_EDID_HDMI_DC_30 (1 << 4)
222*4882a593Smuzhiyun #define DRM_EDID_HDMI_DC_Y444 (1 << 3)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* YCBCR 420 deep color modes */
225*4882a593Smuzhiyun #define DRM_EDID_YCBCR420_DC_48 (1 << 2)
226*4882a593Smuzhiyun #define DRM_EDID_YCBCR420_DC_36 (1 << 1)
227*4882a593Smuzhiyun #define DRM_EDID_YCBCR420_DC_30 (1 << 0)
228*4882a593Smuzhiyun #define DRM_EDID_YCBCR420_DC_MASK (DRM_EDID_YCBCR420_DC_48 | \
229*4882a593Smuzhiyun DRM_EDID_YCBCR420_DC_36 | \
230*4882a593Smuzhiyun DRM_EDID_YCBCR420_DC_30)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
233*4882a593Smuzhiyun /* HDMI 2.1 additional fields */
234*4882a593Smuzhiyun #define DRM_EDID_MAX_FRL_RATE_MASK 0xf0
235*4882a593Smuzhiyun #define DRM_EDID_FAPA_START_LOCATION (1 << 0)
236*4882a593Smuzhiyun #define DRM_EDID_ALLM (1 << 1)
237*4882a593Smuzhiyun #define DRM_EDID_FVA (1 << 2)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Deep Color specific */
240*4882a593Smuzhiyun #define DRM_EDID_DC_30BIT_420 (1 << 0)
241*4882a593Smuzhiyun #define DRM_EDID_DC_36BIT_420 (1 << 1)
242*4882a593Smuzhiyun #define DRM_EDID_DC_48BIT_420 (1 << 2)
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* VRR specific */
245*4882a593Smuzhiyun #define DRM_EDID_CNMVRR (1 << 3)
246*4882a593Smuzhiyun #define DRM_EDID_CINEMA_VRR (1 << 4)
247*4882a593Smuzhiyun #define DRM_EDID_MDELTA (1 << 5)
248*4882a593Smuzhiyun #define DRM_EDID_VRR_MAX_UPPER_MASK 0xc0
249*4882a593Smuzhiyun #define DRM_EDID_VRR_MAX_LOWER_MASK 0xff
250*4882a593Smuzhiyun #define DRM_EDID_VRR_MIN_MASK 0x3f
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* DSC specific */
253*4882a593Smuzhiyun #define DRM_EDID_DSC_10BPC (1 << 0)
254*4882a593Smuzhiyun #define DRM_EDID_DSC_12BPC (1 << 1)
255*4882a593Smuzhiyun #define DRM_EDID_DSC_16BPC (1 << 2)
256*4882a593Smuzhiyun #define DRM_EDID_DSC_ALL_BPP (1 << 3)
257*4882a593Smuzhiyun #define DRM_EDID_DSC_NATIVE_420 (1 << 6)
258*4882a593Smuzhiyun #define DRM_EDID_DSC_1P2 (1 << 7)
259*4882a593Smuzhiyun #define DRM_EDID_DSC_MAX_FRL_RATE_MASK 0xf0
260*4882a593Smuzhiyun #define DRM_EDID_DSC_MAX_SLICES 0xf
261*4882a593Smuzhiyun #define DRM_EDID_DSC_TOTAL_CHUNK_KBYTES 0x3f
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* ELD Header Block */
265*4882a593Smuzhiyun #define DRM_ELD_HEADER_BLOCK_SIZE 4
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define DRM_ELD_VER 0
268*4882a593Smuzhiyun # define DRM_ELD_VER_SHIFT 3
269*4882a593Smuzhiyun # define DRM_ELD_VER_MASK (0x1f << 3)
270*4882a593Smuzhiyun # define DRM_ELD_VER_CEA861D (2 << 3) /* supports 861D or below */
271*4882a593Smuzhiyun # define DRM_ELD_VER_CANNED (0x1f << 3)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define DRM_ELD_BASELINE_ELD_LEN 2 /* in dwords! */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* ELD Baseline Block for ELD_Ver == 2 */
276*4882a593Smuzhiyun #define DRM_ELD_CEA_EDID_VER_MNL 4
277*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_SHIFT 5
278*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_MASK (7 << 5)
279*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_NONE (0 << 5)
280*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_CEA861 (1 << 5)
281*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_CEA861A (2 << 5)
282*4882a593Smuzhiyun # define DRM_ELD_CEA_EDID_VER_CEA861BCD (3 << 5)
283*4882a593Smuzhiyun # define DRM_ELD_MNL_SHIFT 0
284*4882a593Smuzhiyun # define DRM_ELD_MNL_MASK (0x1f << 0)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define DRM_ELD_SAD_COUNT_CONN_TYPE 5
287*4882a593Smuzhiyun # define DRM_ELD_SAD_COUNT_SHIFT 4
288*4882a593Smuzhiyun # define DRM_ELD_SAD_COUNT_MASK (0xf << 4)
289*4882a593Smuzhiyun # define DRM_ELD_CONN_TYPE_SHIFT 2
290*4882a593Smuzhiyun # define DRM_ELD_CONN_TYPE_MASK (3 << 2)
291*4882a593Smuzhiyun # define DRM_ELD_CONN_TYPE_HDMI (0 << 2)
292*4882a593Smuzhiyun # define DRM_ELD_CONN_TYPE_DP (1 << 2)
293*4882a593Smuzhiyun # define DRM_ELD_SUPPORTS_AI (1 << 1)
294*4882a593Smuzhiyun # define DRM_ELD_SUPPORTS_HDCP (1 << 0)
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define DRM_ELD_AUD_SYNCH_DELAY 6 /* in units of 2 ms */
297*4882a593Smuzhiyun # define DRM_ELD_AUD_SYNCH_DELAY_MAX 0xfa /* 500 ms */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #define DRM_ELD_SPEAKER 7
300*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_MASK 0x7f
301*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_RLRC (1 << 6)
302*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_FLRC (1 << 5)
303*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_RC (1 << 4)
304*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_RLR (1 << 3)
305*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_FC (1 << 2)
306*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_LFE (1 << 1)
307*4882a593Smuzhiyun # define DRM_ELD_SPEAKER_FLR (1 << 0)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define DRM_ELD_PORT_ID 8 /* offsets 8..15 inclusive */
310*4882a593Smuzhiyun # define DRM_ELD_PORT_ID_LEN 8
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define DRM_ELD_MANUFACTURER_NAME0 16
313*4882a593Smuzhiyun #define DRM_ELD_MANUFACTURER_NAME1 17
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define DRM_ELD_PRODUCT_CODE0 18
316*4882a593Smuzhiyun #define DRM_ELD_PRODUCT_CODE1 19
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define DRM_ELD_MONITOR_NAME_STRING 20 /* offsets 20..(20+mnl-1) inclusive */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define DRM_ELD_CEA_SAD(mnl, sad) (20 + (mnl) + 3 * (sad))
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun struct edid {
323*4882a593Smuzhiyun u8 header[8];
324*4882a593Smuzhiyun /* Vendor & product info */
325*4882a593Smuzhiyun u8 mfg_id[2];
326*4882a593Smuzhiyun u8 prod_code[2];
327*4882a593Smuzhiyun u32 serial; /* FIXME: byte order */
328*4882a593Smuzhiyun u8 mfg_week;
329*4882a593Smuzhiyun u8 mfg_year;
330*4882a593Smuzhiyun /* EDID version */
331*4882a593Smuzhiyun u8 version;
332*4882a593Smuzhiyun u8 revision;
333*4882a593Smuzhiyun /* Display info: */
334*4882a593Smuzhiyun u8 input;
335*4882a593Smuzhiyun u8 width_cm;
336*4882a593Smuzhiyun u8 height_cm;
337*4882a593Smuzhiyun u8 gamma;
338*4882a593Smuzhiyun u8 features;
339*4882a593Smuzhiyun /* Color characteristics */
340*4882a593Smuzhiyun u8 red_green_lo;
341*4882a593Smuzhiyun u8 black_white_lo;
342*4882a593Smuzhiyun u8 red_x;
343*4882a593Smuzhiyun u8 red_y;
344*4882a593Smuzhiyun u8 green_x;
345*4882a593Smuzhiyun u8 green_y;
346*4882a593Smuzhiyun u8 blue_x;
347*4882a593Smuzhiyun u8 blue_y;
348*4882a593Smuzhiyun u8 white_x;
349*4882a593Smuzhiyun u8 white_y;
350*4882a593Smuzhiyun /* Est. timings and mfg rsvd timings*/
351*4882a593Smuzhiyun struct est_timings established_timings;
352*4882a593Smuzhiyun /* Standard timings 1-8*/
353*4882a593Smuzhiyun struct std_timing standard_timings[8];
354*4882a593Smuzhiyun /* Detailing timings 1-4 */
355*4882a593Smuzhiyun struct detailed_timing detailed_timings[4];
356*4882a593Smuzhiyun /* Number of 128 byte ext. blocks */
357*4882a593Smuzhiyun u8 extensions;
358*4882a593Smuzhiyun /* Checksum */
359*4882a593Smuzhiyun u8 checksum;
360*4882a593Smuzhiyun } __attribute__((packed));
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8))
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Short Audio Descriptor */
365*4882a593Smuzhiyun struct cea_sad {
366*4882a593Smuzhiyun u8 format;
367*4882a593Smuzhiyun u8 channels; /* max number of channels - 1 */
368*4882a593Smuzhiyun u8 freq;
369*4882a593Smuzhiyun u8 byte2; /* meaning depends on format */
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun struct drm_encoder;
373*4882a593Smuzhiyun struct drm_connector;
374*4882a593Smuzhiyun struct drm_connector_state;
375*4882a593Smuzhiyun struct drm_display_mode;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads);
378*4882a593Smuzhiyun int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb);
379*4882a593Smuzhiyun int drm_av_sync_delay(struct drm_connector *connector,
380*4882a593Smuzhiyun const struct drm_display_mode *mode);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #ifdef CONFIG_DRM_LOAD_EDID_FIRMWARE
383*4882a593Smuzhiyun struct edid *drm_load_edid_firmware(struct drm_connector *connector);
384*4882a593Smuzhiyun int __drm_set_edid_firmware_path(const char *path);
385*4882a593Smuzhiyun int __drm_get_edid_firmware_path(char *buf, size_t bufsize);
386*4882a593Smuzhiyun #else
387*4882a593Smuzhiyun static inline struct edid *
drm_load_edid_firmware(struct drm_connector * connector)388*4882a593Smuzhiyun drm_load_edid_firmware(struct drm_connector *connector)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun int
395*4882a593Smuzhiyun drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
396*4882a593Smuzhiyun const struct drm_connector *connector,
397*4882a593Smuzhiyun const struct drm_display_mode *mode);
398*4882a593Smuzhiyun int
399*4882a593Smuzhiyun drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
400*4882a593Smuzhiyun const struct drm_connector *connector,
401*4882a593Smuzhiyun const struct drm_display_mode *mode);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun void
404*4882a593Smuzhiyun drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
405*4882a593Smuzhiyun const struct drm_connector_state *conn_state);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun void
408*4882a593Smuzhiyun drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
409*4882a593Smuzhiyun const struct drm_connector_state *conn_state);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun void
412*4882a593Smuzhiyun drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
413*4882a593Smuzhiyun const struct drm_connector *connector,
414*4882a593Smuzhiyun const struct drm_display_mode *mode,
415*4882a593Smuzhiyun enum hdmi_quantization_range rgb_quant_range);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun int
418*4882a593Smuzhiyun drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
419*4882a593Smuzhiyun const struct drm_connector_state *conn_state);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /**
422*4882a593Smuzhiyun * drm_eld_mnl - Get ELD monitor name length in bytes.
423*4882a593Smuzhiyun * @eld: pointer to an eld memory structure with mnl set
424*4882a593Smuzhiyun */
drm_eld_mnl(const uint8_t * eld)425*4882a593Smuzhiyun static inline int drm_eld_mnl(const uint8_t *eld)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun return (eld[DRM_ELD_CEA_EDID_VER_MNL] & DRM_ELD_MNL_MASK) >> DRM_ELD_MNL_SHIFT;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /**
431*4882a593Smuzhiyun * drm_eld_sad - Get ELD SAD structures.
432*4882a593Smuzhiyun * @eld: pointer to an eld memory structure with sad_count set
433*4882a593Smuzhiyun */
drm_eld_sad(const uint8_t * eld)434*4882a593Smuzhiyun static inline const uint8_t *drm_eld_sad(const uint8_t *eld)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun unsigned int ver, mnl;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun ver = (eld[DRM_ELD_VER] & DRM_ELD_VER_MASK) >> DRM_ELD_VER_SHIFT;
439*4882a593Smuzhiyun if (ver != 2 && ver != 31)
440*4882a593Smuzhiyun return NULL;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun mnl = drm_eld_mnl(eld);
443*4882a593Smuzhiyun if (mnl > 16)
444*4882a593Smuzhiyun return NULL;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return eld + DRM_ELD_CEA_SAD(mnl, 0);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /**
450*4882a593Smuzhiyun * drm_eld_sad_count - Get ELD SAD count.
451*4882a593Smuzhiyun * @eld: pointer to an eld memory structure with sad_count set
452*4882a593Smuzhiyun */
drm_eld_sad_count(const uint8_t * eld)453*4882a593Smuzhiyun static inline int drm_eld_sad_count(const uint8_t *eld)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun return (eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_SAD_COUNT_MASK) >>
456*4882a593Smuzhiyun DRM_ELD_SAD_COUNT_SHIFT;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /**
460*4882a593Smuzhiyun * drm_eld_calc_baseline_block_size - Calculate baseline block size in bytes
461*4882a593Smuzhiyun * @eld: pointer to an eld memory structure with mnl and sad_count set
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * This is a helper for determining the payload size of the baseline block, in
464*4882a593Smuzhiyun * bytes, for e.g. setting the Baseline_ELD_Len field in the ELD header block.
465*4882a593Smuzhiyun */
drm_eld_calc_baseline_block_size(const uint8_t * eld)466*4882a593Smuzhiyun static inline int drm_eld_calc_baseline_block_size(const uint8_t *eld)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun return DRM_ELD_MONITOR_NAME_STRING - DRM_ELD_HEADER_BLOCK_SIZE +
469*4882a593Smuzhiyun drm_eld_mnl(eld) + drm_eld_sad_count(eld) * 3;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /**
473*4882a593Smuzhiyun * drm_eld_size - Get ELD size in bytes
474*4882a593Smuzhiyun * @eld: pointer to a complete eld memory structure
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * The returned value does not include the vendor block. It's vendor specific,
477*4882a593Smuzhiyun * and comprises of the remaining bytes in the ELD memory buffer after
478*4882a593Smuzhiyun * drm_eld_size() bytes of header and baseline block.
479*4882a593Smuzhiyun *
480*4882a593Smuzhiyun * The returned value is guaranteed to be a multiple of 4.
481*4882a593Smuzhiyun */
drm_eld_size(const uint8_t * eld)482*4882a593Smuzhiyun static inline int drm_eld_size(const uint8_t *eld)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun return DRM_ELD_HEADER_BLOCK_SIZE + eld[DRM_ELD_BASELINE_ELD_LEN] * 4;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /**
488*4882a593Smuzhiyun * drm_eld_get_spk_alloc - Get speaker allocation
489*4882a593Smuzhiyun * @eld: pointer to an ELD memory structure
490*4882a593Smuzhiyun *
491*4882a593Smuzhiyun * The returned value is the speakers mask. User has to use %DRM_ELD_SPEAKER
492*4882a593Smuzhiyun * field definitions to identify speakers.
493*4882a593Smuzhiyun */
drm_eld_get_spk_alloc(const uint8_t * eld)494*4882a593Smuzhiyun static inline u8 drm_eld_get_spk_alloc(const uint8_t *eld)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun return eld[DRM_ELD_SPEAKER] & DRM_ELD_SPEAKER_MASK;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /**
500*4882a593Smuzhiyun * drm_eld_get_conn_type - Get device type hdmi/dp connected
501*4882a593Smuzhiyun * @eld: pointer to an ELD memory structure
502*4882a593Smuzhiyun *
503*4882a593Smuzhiyun * The caller need to use %DRM_ELD_CONN_TYPE_HDMI or %DRM_ELD_CONN_TYPE_DP to
504*4882a593Smuzhiyun * identify the display type connected.
505*4882a593Smuzhiyun */
drm_eld_get_conn_type(const uint8_t * eld)506*4882a593Smuzhiyun static inline u8 drm_eld_get_conn_type(const uint8_t *eld)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun return eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_CONN_TYPE_MASK;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun bool drm_probe_ddc(struct i2c_adapter *adapter);
512*4882a593Smuzhiyun struct edid *drm_do_get_edid(struct drm_connector *connector,
513*4882a593Smuzhiyun int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
514*4882a593Smuzhiyun size_t len),
515*4882a593Smuzhiyun void *data);
516*4882a593Smuzhiyun struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
517*4882a593Smuzhiyun struct i2c_adapter *adapter);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun bool drm_detect_hdmi_monitor(struct edid *edid);
520*4882a593Smuzhiyun enum hdmi_quantization_range
521*4882a593Smuzhiyun drm_default_rgb_quant_range(const struct drm_display_mode *mode);
522*4882a593Smuzhiyun void drm_set_preferred_mode(struct drm_connector *connector,
523*4882a593Smuzhiyun int hpref, int vpref);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun int drm_edid_header_is_valid(const u8 *raw_edid);
526*4882a593Smuzhiyun bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
527*4882a593Smuzhiyun bool *edid_corrupt);
528*4882a593Smuzhiyun struct drm_display_mode *
529*4882a593Smuzhiyun drm_display_mode_from_cea_vic(struct drm_device *dev,
530*4882a593Smuzhiyun u8 video_code);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #ifdef CONFIG_DRM_EDID
533*4882a593Smuzhiyun struct edid *drm_get_edid(struct drm_connector *connector,
534*4882a593Smuzhiyun struct i2c_adapter *adapter);
535*4882a593Smuzhiyun struct edid *drm_edid_duplicate(const struct edid *edid);
536*4882a593Smuzhiyun int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid);
537*4882a593Smuzhiyun int drm_add_override_edid_modes(struct drm_connector *connector);
538*4882a593Smuzhiyun u8 drm_match_cea_mode(const struct drm_display_mode *to_match);
539*4882a593Smuzhiyun int drm_add_modes_noedid(struct drm_connector *connector,
540*4882a593Smuzhiyun int hdisplay, int vdisplay);
541*4882a593Smuzhiyun bool drm_detect_monitor_audio(struct edid *edid);
542*4882a593Smuzhiyun void drm_edid_get_monitor_name(struct edid *edid, char *name,
543*4882a593Smuzhiyun int buflen);
544*4882a593Smuzhiyun bool drm_edid_is_valid(struct edid *edid);
545*4882a593Smuzhiyun bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2);
546*4882a593Smuzhiyun struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
547*4882a593Smuzhiyun int hsize, int vsize, int fresh,
548*4882a593Smuzhiyun bool rb);
549*4882a593Smuzhiyun #else
drm_get_edid(struct drm_connector * connector,struct i2c_adapter * adapter)550*4882a593Smuzhiyun static inline struct edid *drm_get_edid(struct drm_connector *connector,
551*4882a593Smuzhiyun struct i2c_adapter *adapter)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun return NULL;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
drm_edid_duplicate(const struct edid * edid)556*4882a593Smuzhiyun static inline struct edid *drm_edid_duplicate(const struct edid *edid)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun return NULL;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
drm_add_edid_modes(struct drm_connector * connector,struct edid * edid)561*4882a593Smuzhiyun static inline int drm_add_edid_modes(struct drm_connector *connector,
562*4882a593Smuzhiyun struct edid *edid)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
drm_add_override_edid_modes(struct drm_connector * connector)567*4882a593Smuzhiyun static inline int drm_add_override_edid_modes(struct drm_connector *connector)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
drm_match_cea_mode(const struct drm_display_mode * to_match)572*4882a593Smuzhiyun static inline u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
drm_add_modes_noedid(struct drm_connector * connector,int hdisplay,int vdisplay)577*4882a593Smuzhiyun static inline int drm_add_modes_noedid(struct drm_connector *connector,
578*4882a593Smuzhiyun int hdisplay, int vdisplay)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
drm_detect_monitor_audio(struct edid * edid)583*4882a593Smuzhiyun static inline bool drm_detect_monitor_audio(struct edid *edid)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun return false;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
drm_edid_get_monitor_name(struct edid * edid,char * name,int buflen)588*4882a593Smuzhiyun static inline void drm_edid_get_monitor_name(struct edid *edid, char *name,
589*4882a593Smuzhiyun int buflen)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
drm_edid_is_valid(struct edid * edid)593*4882a593Smuzhiyun static inline bool drm_edid_is_valid(struct edid *edid)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun return false;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
drm_edid_are_equal(const struct edid * edid1,const struct edid * edid2)598*4882a593Smuzhiyun static inline bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun return false;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
drm_mode_find_dmt(struct drm_device * dev,int hsize,int vsize,int fresh,bool rb)603*4882a593Smuzhiyun static inline struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
604*4882a593Smuzhiyun int hsize, int vsize, int fresh,
605*4882a593Smuzhiyun bool rb)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun return NULL;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun #endif
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #endif /* __DRM_EDID_H__ */
612