1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Defines for Mobile High-Definition Link (MHL) interface 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2015, Samsung Electronics, Co., Ltd. 6*4882a593Smuzhiyun * Andrzej Hajda <a.hajda@samsung.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Based on MHL driver for Android devices. 9*4882a593Smuzhiyun * Copyright (C) 2013-2014 Silicon Image, Inc. 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __MHL_H__ 13*4882a593Smuzhiyun #define __MHL_H__ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <linux/types.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Device Capabilities Registers */ 18*4882a593Smuzhiyun enum { 19*4882a593Smuzhiyun MHL_DCAP_DEV_STATE, 20*4882a593Smuzhiyun MHL_DCAP_MHL_VERSION, 21*4882a593Smuzhiyun MHL_DCAP_CAT, 22*4882a593Smuzhiyun MHL_DCAP_ADOPTER_ID_H, 23*4882a593Smuzhiyun MHL_DCAP_ADOPTER_ID_L, 24*4882a593Smuzhiyun MHL_DCAP_VID_LINK_MODE, 25*4882a593Smuzhiyun MHL_DCAP_AUD_LINK_MODE, 26*4882a593Smuzhiyun MHL_DCAP_VIDEO_TYPE, 27*4882a593Smuzhiyun MHL_DCAP_LOG_DEV_MAP, 28*4882a593Smuzhiyun MHL_DCAP_BANDWIDTH, 29*4882a593Smuzhiyun MHL_DCAP_FEATURE_FLAG, 30*4882a593Smuzhiyun MHL_DCAP_DEVICE_ID_H, 31*4882a593Smuzhiyun MHL_DCAP_DEVICE_ID_L, 32*4882a593Smuzhiyun MHL_DCAP_SCRATCHPAD_SIZE, 33*4882a593Smuzhiyun MHL_DCAP_INT_STAT_SIZE, 34*4882a593Smuzhiyun MHL_DCAP_RESERVED, 35*4882a593Smuzhiyun MHL_DCAP_SIZE 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define MHL_DCAP_CAT_SINK 0x01 39*4882a593Smuzhiyun #define MHL_DCAP_CAT_SOURCE 0x02 40*4882a593Smuzhiyun #define MHL_DCAP_CAT_POWER 0x10 41*4882a593Smuzhiyun #define MHL_DCAP_CAT_PLIM(x) ((x) << 5) 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_RGB444 0x01 44*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_YCBCR444 0x02 45*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_YCBCR422 0x04 46*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_PPIXEL 0x08 47*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_ISLANDS 0x10 48*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_VGA 0x20 49*4882a593Smuzhiyun #define MHL_DCAP_VID_LINK_16BPP 0x40 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define MHL_DCAP_AUD_LINK_2CH 0x01 52*4882a593Smuzhiyun #define MHL_DCAP_AUD_LINK_8CH 0x02 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define MHL_DCAP_VT_GRAPHICS 0x00 55*4882a593Smuzhiyun #define MHL_DCAP_VT_PHOTO 0x02 56*4882a593Smuzhiyun #define MHL_DCAP_VT_CINEMA 0x04 57*4882a593Smuzhiyun #define MHL_DCAP_VT_GAMES 0x08 58*4882a593Smuzhiyun #define MHL_DCAP_SUPP_VT 0x80 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define MHL_DCAP_LD_DISPLAY 0x01 61*4882a593Smuzhiyun #define MHL_DCAP_LD_VIDEO 0x02 62*4882a593Smuzhiyun #define MHL_DCAP_LD_AUDIO 0x04 63*4882a593Smuzhiyun #define MHL_DCAP_LD_MEDIA 0x08 64*4882a593Smuzhiyun #define MHL_DCAP_LD_TUNER 0x10 65*4882a593Smuzhiyun #define MHL_DCAP_LD_RECORD 0x20 66*4882a593Smuzhiyun #define MHL_DCAP_LD_SPEAKER 0x40 67*4882a593Smuzhiyun #define MHL_DCAP_LD_GUI 0x80 68*4882a593Smuzhiyun #define MHL_DCAP_LD_ALL 0xFF 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_RCP_SUPPORT 0x01 71*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_RAP_SUPPORT 0x02 72*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_SP_SUPPORT 0x04 73*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_UCP_SEND_SUPPOR 0x08 74*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_UCP_RECV_SUPPORT 0x10 75*4882a593Smuzhiyun #define MHL_DCAP_FEATURE_RBP_SUPPORT 0x40 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Extended Device Capabilities Registers */ 78*4882a593Smuzhiyun enum { 79*4882a593Smuzhiyun MHL_XDC_ECBUS_SPEEDS, 80*4882a593Smuzhiyun MHL_XDC_TMDS_SPEEDS, 81*4882a593Smuzhiyun MHL_XDC_ECBUS_ROLES, 82*4882a593Smuzhiyun MHL_XDC_LOG_DEV_MAPX, 83*4882a593Smuzhiyun MHL_XDC_SIZE 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define MHL_XDC_ECBUS_S_075 0x01 87*4882a593Smuzhiyun #define MHL_XDC_ECBUS_S_8BIT 0x02 88*4882a593Smuzhiyun #define MHL_XDC_ECBUS_S_12BIT 0x04 89*4882a593Smuzhiyun #define MHL_XDC_ECBUS_D_150 0x10 90*4882a593Smuzhiyun #define MHL_XDC_ECBUS_D_8BIT 0x20 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define MHL_XDC_TMDS_000 0x00 93*4882a593Smuzhiyun #define MHL_XDC_TMDS_150 0x01 94*4882a593Smuzhiyun #define MHL_XDC_TMDS_300 0x02 95*4882a593Smuzhiyun #define MHL_XDC_TMDS_600 0x04 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* MHL_XDC_ECBUS_ROLES flags */ 98*4882a593Smuzhiyun #define MHL_XDC_DEV_HOST 0x01 99*4882a593Smuzhiyun #define MHL_XDC_DEV_DEVICE 0x02 100*4882a593Smuzhiyun #define MHL_XDC_DEV_CHARGER 0x04 101*4882a593Smuzhiyun #define MHL_XDC_HID_HOST 0x08 102*4882a593Smuzhiyun #define MHL_XDC_HID_DEVICE 0x10 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* MHL_XDC_LOG_DEV_MAPX flags */ 105*4882a593Smuzhiyun #define MHL_XDC_LD_PHONE 0x01 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Device Status Registers */ 108*4882a593Smuzhiyun enum { 109*4882a593Smuzhiyun MHL_DST_CONNECTED_RDY, 110*4882a593Smuzhiyun MHL_DST_LINK_MODE, 111*4882a593Smuzhiyun MHL_DST_VERSION, 112*4882a593Smuzhiyun MHL_DST_SIZE 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Offset of DEVSTAT registers */ 116*4882a593Smuzhiyun #define MHL_DST_OFFSET 0x30 117*4882a593Smuzhiyun #define MHL_DST_REG(name) (MHL_DST_OFFSET + MHL_DST_##name) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define MHL_DST_CONN_DCAP_RDY 0x01 120*4882a593Smuzhiyun #define MHL_DST_CONN_XDEVCAPP_SUPP 0x02 121*4882a593Smuzhiyun #define MHL_DST_CONN_POW_STAT 0x04 122*4882a593Smuzhiyun #define MHL_DST_CONN_PLIM_STAT_MASK 0x38 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MHL_DST_LM_CLK_MODE_MASK 0x07 125*4882a593Smuzhiyun #define MHL_DST_LM_CLK_MODE_PACKED_PIXEL 0x02 126*4882a593Smuzhiyun #define MHL_DST_LM_CLK_MODE_NORMAL 0x03 127*4882a593Smuzhiyun #define MHL_DST_LM_PATH_EN_MASK 0x08 128*4882a593Smuzhiyun #define MHL_DST_LM_PATH_ENABLED 0x08 129*4882a593Smuzhiyun #define MHL_DST_LM_PATH_DISABLED 0x00 130*4882a593Smuzhiyun #define MHL_DST_LM_MUTED_MASK 0x10 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* Extended Device Status Registers */ 133*4882a593Smuzhiyun enum { 134*4882a593Smuzhiyun MHL_XDS_CURR_ECBUS_MODE, 135*4882a593Smuzhiyun MHL_XDS_AVLINK_MODE_STATUS, 136*4882a593Smuzhiyun MHL_XDS_AVLINK_MODE_CONTROL, 137*4882a593Smuzhiyun MHL_XDS_MULTI_SINK_STATUS, 138*4882a593Smuzhiyun MHL_XDS_SIZE 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* Offset of XDEVSTAT registers */ 142*4882a593Smuzhiyun #define MHL_XDS_OFFSET 0x90 143*4882a593Smuzhiyun #define MHL_XDS_REG(name) (MHL_XDS_OFFSET + MHL_XDS_##name) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* MHL_XDS_REG_CURR_ECBUS_MODE flags */ 146*4882a593Smuzhiyun #define MHL_XDS_SLOT_MODE_8BIT 0x00 147*4882a593Smuzhiyun #define MHL_XDS_SLOT_MODE_6BIT 0x01 148*4882a593Smuzhiyun #define MHL_XDS_ECBUS_S 0x04 149*4882a593Smuzhiyun #define MHL_XDS_ECBUS_D 0x08 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define MHL_XDS_LINK_CLOCK_75MHZ 0x00 152*4882a593Smuzhiyun #define MHL_XDS_LINK_CLOCK_150MHZ 0x10 153*4882a593Smuzhiyun #define MHL_XDS_LINK_CLOCK_300MHZ 0x20 154*4882a593Smuzhiyun #define MHL_XDS_LINK_CLOCK_600MHZ 0x30 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define MHL_XDS_LINK_STATUS_NO_SIGNAL 0x00 157*4882a593Smuzhiyun #define MHL_XDS_LINK_STATUS_CRU_LOCKED 0x01 158*4882a593Smuzhiyun #define MHL_XDS_LINK_STATUS_TMDS_NORMAL 0x02 159*4882a593Smuzhiyun #define MHL_XDS_LINK_STATUS_TMDS_RESERVED 0x03 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define MHL_XDS_LINK_RATE_1_5_GBPS 0x00 162*4882a593Smuzhiyun #define MHL_XDS_LINK_RATE_3_0_GBPS 0x01 163*4882a593Smuzhiyun #define MHL_XDS_LINK_RATE_6_0_GBPS 0x02 164*4882a593Smuzhiyun #define MHL_XDS_ATT_CAPABLE 0x08 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_1_HPD_LOW 0x00 167*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_1_HPD_HIGH 0x01 168*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_2_HPD_LOW 0x00 169*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_2_HPD_HIGH 0x04 170*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_3_HPD_LOW 0x00 171*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_3_HPD_HIGH 0x10 172*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_4_HPD_LOW 0x00 173*4882a593Smuzhiyun #define MHL_XDS_SINK_STATUS_4_HPD_HIGH 0x40 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* Interrupt Registers */ 176*4882a593Smuzhiyun enum { 177*4882a593Smuzhiyun MHL_INT_RCHANGE, 178*4882a593Smuzhiyun MHL_INT_DCHANGE, 179*4882a593Smuzhiyun MHL_INT_SIZE 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* Offset of DEVSTAT registers */ 183*4882a593Smuzhiyun #define MHL_INT_OFFSET 0x20 184*4882a593Smuzhiyun #define MHL_INT_REG(name) (MHL_INT_OFFSET + MHL_INT_##name) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define MHL_INT_RC_DCAP_CHG 0x01 187*4882a593Smuzhiyun #define MHL_INT_RC_DSCR_CHG 0x02 188*4882a593Smuzhiyun #define MHL_INT_RC_REQ_WRT 0x04 189*4882a593Smuzhiyun #define MHL_INT_RC_GRT_WRT 0x08 190*4882a593Smuzhiyun #define MHL_INT_RC_3D_REQ 0x10 191*4882a593Smuzhiyun #define MHL_INT_RC_FEAT_REQ 0x20 192*4882a593Smuzhiyun #define MHL_INT_RC_FEAT_COMPLETE 0x40 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define MHL_INT_DC_EDID_CHG 0x02 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun enum { 197*4882a593Smuzhiyun MHL_ACK = 0x33, /* Command or Data byte acknowledge */ 198*4882a593Smuzhiyun MHL_NACK = 0x34, /* Command or Data byte not acknowledge */ 199*4882a593Smuzhiyun MHL_ABORT = 0x35, /* Transaction abort */ 200*4882a593Smuzhiyun MHL_WRITE_STAT = 0xe0, /* Write one status register */ 201*4882a593Smuzhiyun MHL_SET_INT = 0x60, /* Write one interrupt register */ 202*4882a593Smuzhiyun MHL_READ_DEVCAP_REG = 0x61, /* Read one register */ 203*4882a593Smuzhiyun MHL_GET_STATE = 0x62, /* Read CBUS revision level from follower */ 204*4882a593Smuzhiyun MHL_GET_VENDOR_ID = 0x63, /* Read vendor ID value from follower */ 205*4882a593Smuzhiyun MHL_SET_HPD = 0x64, /* Set Hot Plug Detect in follower */ 206*4882a593Smuzhiyun MHL_CLR_HPD = 0x65, /* Clear Hot Plug Detect in follower */ 207*4882a593Smuzhiyun MHL_SET_CAP_ID = 0x66, /* Set Capture ID for downstream device */ 208*4882a593Smuzhiyun MHL_GET_CAP_ID = 0x67, /* Get Capture ID from downstream device */ 209*4882a593Smuzhiyun MHL_MSC_MSG = 0x68, /* VS command to send RCP sub-commands */ 210*4882a593Smuzhiyun MHL_GET_SC1_ERRORCODE = 0x69, /* Get Vendor-Specific error code */ 211*4882a593Smuzhiyun MHL_GET_DDC_ERRORCODE = 0x6A, /* Get DDC channel command error code */ 212*4882a593Smuzhiyun MHL_GET_MSC_ERRORCODE = 0x6B, /* Get MSC command error code */ 213*4882a593Smuzhiyun MHL_WRITE_BURST = 0x6C, /* Write 1-16 bytes to responder's scratchpad */ 214*4882a593Smuzhiyun MHL_GET_SC3_ERRORCODE = 0x6D, /* Get channel 3 command error code */ 215*4882a593Smuzhiyun MHL_WRITE_XSTAT = 0x70, /* Write one extended status register */ 216*4882a593Smuzhiyun MHL_READ_XDEVCAP_REG = 0x71, /* Read one extended devcap register */ 217*4882a593Smuzhiyun /* let the rest of these float, they are software specific */ 218*4882a593Smuzhiyun MHL_READ_EDID_BLOCK, 219*4882a593Smuzhiyun MHL_SEND_3D_REQ_OR_FEAT_REQ, 220*4882a593Smuzhiyun MHL_READ_DEVCAP, 221*4882a593Smuzhiyun MHL_READ_XDEVCAP 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* MSC message types */ 225*4882a593Smuzhiyun enum { 226*4882a593Smuzhiyun MHL_MSC_MSG_RCP = 0x10, /* RCP sub-command */ 227*4882a593Smuzhiyun MHL_MSC_MSG_RCPK = 0x11, /* RCP Acknowledge sub-command */ 228*4882a593Smuzhiyun MHL_MSC_MSG_RCPE = 0x12, /* RCP Error sub-command */ 229*4882a593Smuzhiyun MHL_MSC_MSG_RAP = 0x20, /* Mode Change Warning sub-command */ 230*4882a593Smuzhiyun MHL_MSC_MSG_RAPK = 0x21, /* MCW Acknowledge sub-command */ 231*4882a593Smuzhiyun MHL_MSC_MSG_RBP = 0x22, /* Remote Button Protocol sub-command */ 232*4882a593Smuzhiyun MHL_MSC_MSG_RBPK = 0x23, /* RBP Acknowledge sub-command */ 233*4882a593Smuzhiyun MHL_MSC_MSG_RBPE = 0x24, /* RBP Error sub-command */ 234*4882a593Smuzhiyun MHL_MSC_MSG_UCP = 0x30, /* UCP sub-command */ 235*4882a593Smuzhiyun MHL_MSC_MSG_UCPK = 0x31, /* UCP Acknowledge sub-command */ 236*4882a593Smuzhiyun MHL_MSC_MSG_UCPE = 0x32, /* UCP Error sub-command */ 237*4882a593Smuzhiyun MHL_MSC_MSG_RUSB = 0x40, /* Request USB host role */ 238*4882a593Smuzhiyun MHL_MSC_MSG_RUSBK = 0x41, /* Acknowledge request for USB host role */ 239*4882a593Smuzhiyun MHL_MSC_MSG_RHID = 0x42, /* Request HID host role */ 240*4882a593Smuzhiyun MHL_MSC_MSG_RHIDK = 0x43, /* Acknowledge request for HID host role */ 241*4882a593Smuzhiyun MHL_MSC_MSG_ATT = 0x50, /* Request attention sub-command */ 242*4882a593Smuzhiyun MHL_MSC_MSG_ATTK = 0x51, /* ATT Acknowledge sub-command */ 243*4882a593Smuzhiyun MHL_MSC_MSG_BIST_TRIGGER = 0x60, 244*4882a593Smuzhiyun MHL_MSC_MSG_BIST_REQUEST_STAT = 0x61, 245*4882a593Smuzhiyun MHL_MSC_MSG_BIST_READY = 0x62, 246*4882a593Smuzhiyun MHL_MSC_MSG_BIST_STOP = 0x63, 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* RAP action codes */ 250*4882a593Smuzhiyun #define MHL_RAP_POLL 0x00 /* Just do an ack */ 251*4882a593Smuzhiyun #define MHL_RAP_CONTENT_ON 0x10 /* Turn content stream ON */ 252*4882a593Smuzhiyun #define MHL_RAP_CONTENT_OFF 0x11 /* Turn content stream OFF */ 253*4882a593Smuzhiyun #define MHL_RAP_CBUS_MODE_DOWN 0x20 254*4882a593Smuzhiyun #define MHL_RAP_CBUS_MODE_UP 0x21 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* RAPK status codes */ 257*4882a593Smuzhiyun #define MHL_RAPK_NO_ERR 0x00 /* RAP action recognized & supported */ 258*4882a593Smuzhiyun #define MHL_RAPK_UNRECOGNIZED 0x01 /* Unknown RAP action code received */ 259*4882a593Smuzhiyun #define MHL_RAPK_UNSUPPORTED 0x02 /* Rcvd RAP action code not supported */ 260*4882a593Smuzhiyun #define MHL_RAPK_BUSY 0x03 /* Responder too busy to respond */ 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* Bit masks for RCP messages */ 263*4882a593Smuzhiyun #define MHL_RCP_KEY_RELEASED_MASK 0x80 264*4882a593Smuzhiyun #define MHL_RCP_KEY_ID_MASK 0x7F 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* 267*4882a593Smuzhiyun * Error status codes for RCPE messages 268*4882a593Smuzhiyun */ 269*4882a593Smuzhiyun /* No error. (Not allowed in RCPE messages) */ 270*4882a593Smuzhiyun #define MHL_RCPE_STATUS_NO_ERROR 0x00 271*4882a593Smuzhiyun /* Unsupported/unrecognized key code */ 272*4882a593Smuzhiyun #define MHL_RCPE_STATUS_INEFFECTIVE_KEY_CODE 0x01 273*4882a593Smuzhiyun /* Responder busy. Initiator may retry message */ 274*4882a593Smuzhiyun #define MHL_RCPE_STATUS_BUSY 0x02 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* 277*4882a593Smuzhiyun * Error status codes for RBPE messages 278*4882a593Smuzhiyun */ 279*4882a593Smuzhiyun /* No error. (Not allowed in RBPE messages) */ 280*4882a593Smuzhiyun #define MHL_RBPE_STATUS_NO_ERROR 0x00 281*4882a593Smuzhiyun /* Unsupported/unrecognized button code */ 282*4882a593Smuzhiyun #define MHL_RBPE_STATUS_INEFFECTIVE_BUTTON_CODE 0x01 283*4882a593Smuzhiyun /* Responder busy. Initiator may retry message */ 284*4882a593Smuzhiyun #define MHL_RBPE_STATUS_BUSY 0x02 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* 287*4882a593Smuzhiyun * Error status codes for UCPE messages 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun /* No error. (Not allowed in UCPE messages) */ 290*4882a593Smuzhiyun #define MHL_UCPE_STATUS_NO_ERROR 0x00 291*4882a593Smuzhiyun /* Unsupported/unrecognized key code */ 292*4882a593Smuzhiyun #define MHL_UCPE_STATUS_INEFFECTIVE_KEY_CODE 0x01 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun enum mhl_burst_id { 295*4882a593Smuzhiyun MHL_BURST_ID_3D_VIC = 0x10, 296*4882a593Smuzhiyun MHL_BURST_ID_3D_DTD = 0x11, 297*4882a593Smuzhiyun MHL_BURST_ID_HEV_VIC = 0x20, 298*4882a593Smuzhiyun MHL_BURST_ID_HEV_DTDA = 0x21, 299*4882a593Smuzhiyun MHL_BURST_ID_HEV_DTDB = 0x22, 300*4882a593Smuzhiyun MHL_BURST_ID_VC_ASSIGN = 0x38, 301*4882a593Smuzhiyun MHL_BURST_ID_VC_CONFIRM = 0x39, 302*4882a593Smuzhiyun MHL_BURST_ID_AUD_DELAY = 0x40, 303*4882a593Smuzhiyun MHL_BURST_ID_ADT_BURSTID = 0x41, 304*4882a593Smuzhiyun MHL_BURST_ID_BIST_SETUP = 0x51, 305*4882a593Smuzhiyun MHL_BURST_ID_BIST_RETURN_STAT = 0x52, 306*4882a593Smuzhiyun MHL_BURST_ID_EMSC_SUPPORT = 0x61, 307*4882a593Smuzhiyun MHL_BURST_ID_HID_PAYLOAD = 0x62, 308*4882a593Smuzhiyun MHL_BURST_ID_BLK_RCV_BUFFER_INFO = 0x63, 309*4882a593Smuzhiyun MHL_BURST_ID_BITS_PER_PIXEL_FMT = 0x64, 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun struct mhl_burst_blk_rcv_buffer_info { 313*4882a593Smuzhiyun __be16 id; 314*4882a593Smuzhiyun __le16 size; 315*4882a593Smuzhiyun } __packed; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun struct mhl3_burst_header { 318*4882a593Smuzhiyun __be16 id; 319*4882a593Smuzhiyun u8 checksum; 320*4882a593Smuzhiyun u8 total_entries; 321*4882a593Smuzhiyun u8 sequence_index; 322*4882a593Smuzhiyun } __packed; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun struct mhl_burst_bits_per_pixel_fmt { 325*4882a593Smuzhiyun struct mhl3_burst_header hdr; 326*4882a593Smuzhiyun u8 num_entries; 327*4882a593Smuzhiyun struct { 328*4882a593Smuzhiyun u8 stream_id; 329*4882a593Smuzhiyun u8 pixel_format; 330*4882a593Smuzhiyun } __packed desc[]; 331*4882a593Smuzhiyun } __packed; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun struct mhl_burst_emsc_support { 334*4882a593Smuzhiyun struct mhl3_burst_header hdr; 335*4882a593Smuzhiyun u8 num_entries; 336*4882a593Smuzhiyun __be16 burst_id[]; 337*4882a593Smuzhiyun } __packed; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun struct mhl_burst_audio_descr { 340*4882a593Smuzhiyun struct mhl3_burst_header hdr; 341*4882a593Smuzhiyun u8 flags; 342*4882a593Smuzhiyun u8 short_desc[9]; 343*4882a593Smuzhiyun } __packed; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* 346*4882a593Smuzhiyun * MHL3 infoframe related definitions 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define MHL3_IEEE_OUI 0x7ca61d 350*4882a593Smuzhiyun #define MHL3_INFOFRAME_SIZE 15 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun enum mhl3_video_format { 353*4882a593Smuzhiyun MHL3_VIDEO_FORMAT_NONE, 354*4882a593Smuzhiyun MHL3_VIDEO_FORMAT_3D, 355*4882a593Smuzhiyun MHL3_VIDEO_FORMAT_MULTI_VIEW, 356*4882a593Smuzhiyun MHL3_VIDEO_FORMAT_DUAL_3D 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun enum mhl3_3d_format_type { 360*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_FS, /* frame sequential */ 361*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_TB, /* top-bottom */ 362*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_LR, /* left-right */ 363*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_FS_TB, /* frame sequential, top-bottom */ 364*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_FS_LR, /* frame sequential, left-right */ 365*4882a593Smuzhiyun MHL3_3D_FORMAT_TYPE_TB_LR /* top-bottom, left-right */ 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun struct mhl3_infoframe { 369*4882a593Smuzhiyun unsigned char version; 370*4882a593Smuzhiyun enum mhl3_video_format video_format; 371*4882a593Smuzhiyun enum mhl3_3d_format_type format_type; 372*4882a593Smuzhiyun bool sep_audio; 373*4882a593Smuzhiyun int hev_format; 374*4882a593Smuzhiyun int av_delay; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #endif /* __MHL_H__ */ 378