1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * OMAP Dual-Mode Timers
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/
5*4882a593Smuzhiyun * Tarun Kanti DebBarma <tarun.kanti@ti.com>
6*4882a593Smuzhiyun * Thara Gopinath <thara@ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Platform device conversion and hwmod support.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2005 Nokia Corporation
11*4882a593Smuzhiyun * Author: Lauri Leukkunen <lauri.leukkunen@nokia.com>
12*4882a593Smuzhiyun * PWM and clock framwork support by Timo Teras.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
15*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
16*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your
17*4882a593Smuzhiyun * option) any later version.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
20*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
22*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
24*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along
29*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc.,
30*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/delay.h>
34*4882a593Smuzhiyun #include <linux/io.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef __CLOCKSOURCE_DMTIMER_H
38*4882a593Smuzhiyun #define __CLOCKSOURCE_DMTIMER_H
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* clock sources */
41*4882a593Smuzhiyun #define OMAP_TIMER_SRC_SYS_CLK 0x00
42*4882a593Smuzhiyun #define OMAP_TIMER_SRC_32_KHZ 0x01
43*4882a593Smuzhiyun #define OMAP_TIMER_SRC_EXT_CLK 0x02
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* timer interrupt enable bits */
46*4882a593Smuzhiyun #define OMAP_TIMER_INT_CAPTURE (1 << 2)
47*4882a593Smuzhiyun #define OMAP_TIMER_INT_OVERFLOW (1 << 1)
48*4882a593Smuzhiyun #define OMAP_TIMER_INT_MATCH (1 << 0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* trigger types */
51*4882a593Smuzhiyun #define OMAP_TIMER_TRIGGER_NONE 0x00
52*4882a593Smuzhiyun #define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
53*4882a593Smuzhiyun #define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* posted mode types */
56*4882a593Smuzhiyun #define OMAP_TIMER_NONPOSTED 0x00
57*4882a593Smuzhiyun #define OMAP_TIMER_POSTED 0x01
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* timer capabilities used in hwmod database */
60*4882a593Smuzhiyun #define OMAP_TIMER_SECURE 0x80000000
61*4882a593Smuzhiyun #define OMAP_TIMER_ALWON 0x40000000
62*4882a593Smuzhiyun #define OMAP_TIMER_HAS_PWM 0x20000000
63*4882a593Smuzhiyun #define OMAP_TIMER_NEEDS_RESET 0x10000000
64*4882a593Smuzhiyun #define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * timer errata flags
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * Errata i103/i767 impacts all OMAP3/4/5 devices including AM33xx. This
70*4882a593Smuzhiyun * errata prevents us from using posted mode on these devices, unless the
71*4882a593Smuzhiyun * timer counter register is never read. For more details please refer to
72*4882a593Smuzhiyun * the OMAP3/4/5 errata documents.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun #define OMAP_TIMER_ERRATA_I103_I767 0x80000000
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct timer_regs {
77*4882a593Smuzhiyun u32 ocp_cfg;
78*4882a593Smuzhiyun u32 tidr;
79*4882a593Smuzhiyun u32 tier;
80*4882a593Smuzhiyun u32 twer;
81*4882a593Smuzhiyun u32 tclr;
82*4882a593Smuzhiyun u32 tcrr;
83*4882a593Smuzhiyun u32 tldr;
84*4882a593Smuzhiyun u32 ttrg;
85*4882a593Smuzhiyun u32 twps;
86*4882a593Smuzhiyun u32 tmar;
87*4882a593Smuzhiyun u32 tcar1;
88*4882a593Smuzhiyun u32 tsicr;
89*4882a593Smuzhiyun u32 tcar2;
90*4882a593Smuzhiyun u32 tpir;
91*4882a593Smuzhiyun u32 tnir;
92*4882a593Smuzhiyun u32 tcvr;
93*4882a593Smuzhiyun u32 tocr;
94*4882a593Smuzhiyun u32 towr;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct omap_dm_timer {
98*4882a593Smuzhiyun int id;
99*4882a593Smuzhiyun int irq;
100*4882a593Smuzhiyun struct clk *fclk;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun void __iomem *io_base;
103*4882a593Smuzhiyun void __iomem *irq_stat; /* TISR/IRQSTATUS interrupt status */
104*4882a593Smuzhiyun void __iomem *irq_ena; /* irq enable */
105*4882a593Smuzhiyun void __iomem *irq_dis; /* irq disable, only on v2 ip */
106*4882a593Smuzhiyun void __iomem *pend; /* write pending */
107*4882a593Smuzhiyun void __iomem *func_base; /* function register base */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun atomic_t enabled;
110*4882a593Smuzhiyun unsigned long rate;
111*4882a593Smuzhiyun unsigned reserved:1;
112*4882a593Smuzhiyun unsigned posted:1;
113*4882a593Smuzhiyun struct timer_regs context;
114*4882a593Smuzhiyun int revision;
115*4882a593Smuzhiyun u32 capability;
116*4882a593Smuzhiyun u32 errata;
117*4882a593Smuzhiyun struct platform_device *pdev;
118*4882a593Smuzhiyun struct list_head node;
119*4882a593Smuzhiyun struct notifier_block nb;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun int omap_dm_timer_reserve_systimer(int id);
123*4882a593Smuzhiyun struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun int omap_dm_timer_trigger(struct omap_dm_timer *timer);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun int omap_dm_timers_active(void);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Do not use the defines below, they are not needed. They should be only
135*4882a593Smuzhiyun * used by dmtimer.c and sys_timer related code.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * The interrupt registers are different between v1 and v2 ip.
140*4882a593Smuzhiyun * These registers are offsets from timer->iobase.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun #define OMAP_TIMER_ID_OFFSET 0x00
143*4882a593Smuzhiyun #define OMAP_TIMER_OCP_CFG_OFFSET 0x10
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
146*4882a593Smuzhiyun #define OMAP_TIMER_V1_STAT_OFFSET 0x18
147*4882a593Smuzhiyun #define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
150*4882a593Smuzhiyun #define OMAP_TIMER_V2_IRQSTATUS 0x28
151*4882a593Smuzhiyun #define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
152*4882a593Smuzhiyun #define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * The functional registers have a different base on v1 and v2 ip.
156*4882a593Smuzhiyun * These registers are offsets from timer->func_base. The func_base
157*4882a593Smuzhiyun * is samae as io_base for v1 and io_base + 0x14 for v2 ip.
158*4882a593Smuzhiyun *
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun #define OMAP_TIMER_V2_FUNC_OFFSET 0x14
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
163*4882a593Smuzhiyun #define _OMAP_TIMER_CTRL_OFFSET 0x24
164*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
165*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
166*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_PT (1 << 12)
167*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
168*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
169*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
170*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
171*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
172*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
173*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
174*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_POSTED (1 << 2)
175*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
176*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
177*4882a593Smuzhiyun #define _OMAP_TIMER_COUNTER_OFFSET 0x28
178*4882a593Smuzhiyun #define _OMAP_TIMER_LOAD_OFFSET 0x2c
179*4882a593Smuzhiyun #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
180*4882a593Smuzhiyun #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
181*4882a593Smuzhiyun #define WP_NONE 0 /* no write pending bit */
182*4882a593Smuzhiyun #define WP_TCLR (1 << 0)
183*4882a593Smuzhiyun #define WP_TCRR (1 << 1)
184*4882a593Smuzhiyun #define WP_TLDR (1 << 2)
185*4882a593Smuzhiyun #define WP_TTGR (1 << 3)
186*4882a593Smuzhiyun #define WP_TMAR (1 << 4)
187*4882a593Smuzhiyun #define WP_TPIR (1 << 5)
188*4882a593Smuzhiyun #define WP_TNIR (1 << 6)
189*4882a593Smuzhiyun #define WP_TCVR (1 << 7)
190*4882a593Smuzhiyun #define WP_TOCR (1 << 8)
191*4882a593Smuzhiyun #define WP_TOWR (1 << 9)
192*4882a593Smuzhiyun #define _OMAP_TIMER_MATCH_OFFSET 0x38
193*4882a593Smuzhiyun #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
194*4882a593Smuzhiyun #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
195*4882a593Smuzhiyun #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
196*4882a593Smuzhiyun #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
197*4882a593Smuzhiyun #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
198*4882a593Smuzhiyun #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
199*4882a593Smuzhiyun #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
200*4882a593Smuzhiyun #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* register offsets with the write pending bit encoded */
203*4882a593Smuzhiyun #define WPSHIFT 16
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
206*4882a593Smuzhiyun | (WP_NONE << WPSHIFT))
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
209*4882a593Smuzhiyun | (WP_TCLR << WPSHIFT))
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
212*4882a593Smuzhiyun | (WP_TCRR << WPSHIFT))
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
215*4882a593Smuzhiyun | (WP_TLDR << WPSHIFT))
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
218*4882a593Smuzhiyun | (WP_TTGR << WPSHIFT))
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
221*4882a593Smuzhiyun | (WP_NONE << WPSHIFT))
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
224*4882a593Smuzhiyun | (WP_TMAR << WPSHIFT))
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
227*4882a593Smuzhiyun | (WP_NONE << WPSHIFT))
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
230*4882a593Smuzhiyun | (WP_NONE << WPSHIFT))
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
233*4882a593Smuzhiyun | (WP_NONE << WPSHIFT))
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
236*4882a593Smuzhiyun | (WP_TPIR << WPSHIFT))
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
239*4882a593Smuzhiyun | (WP_TNIR << WPSHIFT))
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
242*4882a593Smuzhiyun | (WP_TCVR << WPSHIFT))
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
245*4882a593Smuzhiyun (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
248*4882a593Smuzhiyun (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * The below are inlined to optimize code size for system timers. Other code
252*4882a593Smuzhiyun * should not need these at all.
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2PLUS)
__omap_dm_timer_read(struct omap_dm_timer * timer,u32 reg,int posted)255*4882a593Smuzhiyun static inline u32 __omap_dm_timer_read(struct omap_dm_timer *timer, u32 reg,
256*4882a593Smuzhiyun int posted)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun if (posted)
259*4882a593Smuzhiyun while (readl_relaxed(timer->pend) & (reg >> WPSHIFT))
260*4882a593Smuzhiyun cpu_relax();
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return readl_relaxed(timer->func_base + (reg & 0xff));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
__omap_dm_timer_write(struct omap_dm_timer * timer,u32 reg,u32 val,int posted)265*4882a593Smuzhiyun static inline void __omap_dm_timer_write(struct omap_dm_timer *timer,
266*4882a593Smuzhiyun u32 reg, u32 val, int posted)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun if (posted)
269*4882a593Smuzhiyun while (readl_relaxed(timer->pend) & (reg >> WPSHIFT))
270*4882a593Smuzhiyun cpu_relax();
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun writel_relaxed(val, timer->func_base + (reg & 0xff));
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
__omap_dm_timer_init_regs(struct omap_dm_timer * timer)275*4882a593Smuzhiyun static inline void __omap_dm_timer_init_regs(struct omap_dm_timer *timer)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun u32 tidr;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Assume v1 ip if bits [31:16] are zero */
280*4882a593Smuzhiyun tidr = readl_relaxed(timer->io_base);
281*4882a593Smuzhiyun if (!(tidr >> 16)) {
282*4882a593Smuzhiyun timer->revision = 1;
283*4882a593Smuzhiyun timer->irq_stat = timer->io_base + OMAP_TIMER_V1_STAT_OFFSET;
284*4882a593Smuzhiyun timer->irq_ena = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
285*4882a593Smuzhiyun timer->irq_dis = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
286*4882a593Smuzhiyun timer->pend = timer->io_base + _OMAP_TIMER_WRITE_PEND_OFFSET;
287*4882a593Smuzhiyun timer->func_base = timer->io_base;
288*4882a593Smuzhiyun } else {
289*4882a593Smuzhiyun timer->revision = 2;
290*4882a593Smuzhiyun timer->irq_stat = timer->io_base + OMAP_TIMER_V2_IRQSTATUS;
291*4882a593Smuzhiyun timer->irq_ena = timer->io_base + OMAP_TIMER_V2_IRQENABLE_SET;
292*4882a593Smuzhiyun timer->irq_dis = timer->io_base + OMAP_TIMER_V2_IRQENABLE_CLR;
293*4882a593Smuzhiyun timer->pend = timer->io_base +
294*4882a593Smuzhiyun _OMAP_TIMER_WRITE_PEND_OFFSET +
295*4882a593Smuzhiyun OMAP_TIMER_V2_FUNC_OFFSET;
296*4882a593Smuzhiyun timer->func_base = timer->io_base + OMAP_TIMER_V2_FUNC_OFFSET;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * __omap_dm_timer_enable_posted - enables write posted mode
302*4882a593Smuzhiyun * @timer: pointer to timer instance handle
303*4882a593Smuzhiyun *
304*4882a593Smuzhiyun * Enables the write posted mode for the timer. When posted mode is enabled
305*4882a593Smuzhiyun * writes to certain timer registers are immediately acknowledged by the
306*4882a593Smuzhiyun * internal bus and hence prevents stalling the CPU waiting for the write to
307*4882a593Smuzhiyun * complete. Enabling this feature can improve performance for writing to the
308*4882a593Smuzhiyun * timer registers.
309*4882a593Smuzhiyun */
__omap_dm_timer_enable_posted(struct omap_dm_timer * timer)310*4882a593Smuzhiyun static inline void __omap_dm_timer_enable_posted(struct omap_dm_timer *timer)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun if (timer->posted)
313*4882a593Smuzhiyun return;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (timer->errata & OMAP_TIMER_ERRATA_I103_I767) {
316*4882a593Smuzhiyun timer->posted = OMAP_TIMER_NONPOSTED;
317*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG, 0, 0);
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG,
322*4882a593Smuzhiyun OMAP_TIMER_CTRL_POSTED, 0);
323*4882a593Smuzhiyun timer->context.tsicr = OMAP_TIMER_CTRL_POSTED;
324*4882a593Smuzhiyun timer->posted = OMAP_TIMER_POSTED;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /**
328*4882a593Smuzhiyun * __omap_dm_timer_override_errata - override errata flags for a timer
329*4882a593Smuzhiyun * @timer: pointer to timer handle
330*4882a593Smuzhiyun * @errata: errata flags to be ignored
331*4882a593Smuzhiyun *
332*4882a593Smuzhiyun * For a given timer, override a timer errata by clearing the flags
333*4882a593Smuzhiyun * specified by the errata argument. A specific erratum should only be
334*4882a593Smuzhiyun * overridden for a timer if the timer is used in such a way the erratum
335*4882a593Smuzhiyun * has no impact.
336*4882a593Smuzhiyun */
__omap_dm_timer_override_errata(struct omap_dm_timer * timer,u32 errata)337*4882a593Smuzhiyun static inline void __omap_dm_timer_override_errata(struct omap_dm_timer *timer,
338*4882a593Smuzhiyun u32 errata)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun timer->errata &= ~errata;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
__omap_dm_timer_stop(struct omap_dm_timer * timer,int posted,unsigned long rate)343*4882a593Smuzhiyun static inline void __omap_dm_timer_stop(struct omap_dm_timer *timer,
344*4882a593Smuzhiyun int posted, unsigned long rate)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 l;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun l = __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
349*4882a593Smuzhiyun if (l & OMAP_TIMER_CTRL_ST) {
350*4882a593Smuzhiyun l &= ~0x1;
351*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, l, posted);
352*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP2PLUS
353*4882a593Smuzhiyun /* Readback to make sure write has completed */
354*4882a593Smuzhiyun __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * Wait for functional clock period x 3.5 to make sure that
357*4882a593Smuzhiyun * timer is stopped
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun udelay(3500000 / rate + 1);
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Ack possibly pending interrupt */
364*4882a593Smuzhiyun writel_relaxed(OMAP_TIMER_INT_OVERFLOW, timer->irq_stat);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
__omap_dm_timer_load_start(struct omap_dm_timer * timer,u32 ctrl,unsigned int load,int posted)367*4882a593Smuzhiyun static inline void __omap_dm_timer_load_start(struct omap_dm_timer *timer,
368*4882a593Smuzhiyun u32 ctrl, unsigned int load,
369*4882a593Smuzhiyun int posted)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_COUNTER_REG, load, posted);
372*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, ctrl, posted);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
__omap_dm_timer_int_enable(struct omap_dm_timer * timer,unsigned int value)375*4882a593Smuzhiyun static inline void __omap_dm_timer_int_enable(struct omap_dm_timer *timer,
376*4882a593Smuzhiyun unsigned int value)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun writel_relaxed(value, timer->irq_ena);
379*4882a593Smuzhiyun __omap_dm_timer_write(timer, OMAP_TIMER_WAKEUP_EN_REG, value, 0);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static inline unsigned int
__omap_dm_timer_read_counter(struct omap_dm_timer * timer,int posted)383*4882a593Smuzhiyun __omap_dm_timer_read_counter(struct omap_dm_timer *timer, int posted)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun return __omap_dm_timer_read(timer, OMAP_TIMER_COUNTER_REG, posted);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
__omap_dm_timer_write_status(struct omap_dm_timer * timer,unsigned int value)388*4882a593Smuzhiyun static inline void __omap_dm_timer_write_status(struct omap_dm_timer *timer,
389*4882a593Smuzhiyun unsigned int value)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun writel_relaxed(value, timer->irq_stat);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun #endif /* CONFIG_ARCH_OMAP1 || CONFIG_ARCH_OMAP2PLUS */
394*4882a593Smuzhiyun #endif /* __CLOCKSOURCE_DMTIMER_H */
395