1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * watchdog driver for ZTE's zx2967 family
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 ZTE Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Baoyou Xie <baoyou.xie@linaro.org>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define ZX2967_WDT_CFG_REG 0x4
21*4882a593Smuzhiyun #define ZX2967_WDT_LOAD_REG 0x8
22*4882a593Smuzhiyun #define ZX2967_WDT_REFRESH_REG 0x18
23*4882a593Smuzhiyun #define ZX2967_WDT_START_REG 0x1c
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define ZX2967_WDT_REFRESH_MASK GENMASK(5, 0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define ZX2967_WDT_CFG_DIV(n) ((((n) & 0xff) - 1) << 8)
28*4882a593Smuzhiyun #define ZX2967_WDT_START_EN 0x1
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Hardware magic number.
32*4882a593Smuzhiyun * When watchdog reg is written, the lowest 16 bits are valid, but
33*4882a593Smuzhiyun * the highest 16 bits should be always this number.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define ZX2967_WDT_WRITEKEY (0x1234 << 16)
36*4882a593Smuzhiyun #define ZX2967_WDT_VAL_MASK GENMASK(15, 0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define ZX2967_WDT_DIV_DEFAULT 16
39*4882a593Smuzhiyun #define ZX2967_WDT_DEFAULT_TIMEOUT 32
40*4882a593Smuzhiyun #define ZX2967_WDT_MIN_TIMEOUT 1
41*4882a593Smuzhiyun #define ZX2967_WDT_MAX_TIMEOUT 524
42*4882a593Smuzhiyun #define ZX2967_WDT_MAX_COUNT 0xffff
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define ZX2967_WDT_CLK_FREQ 0x8000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define ZX2967_WDT_FLAG_REBOOT_MON BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct zx2967_wdt {
49*4882a593Smuzhiyun struct watchdog_device wdt_device;
50*4882a593Smuzhiyun void __iomem *reg_base;
51*4882a593Smuzhiyun struct clk *clock;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
zx2967_wdt_readl(struct zx2967_wdt * wdt,u16 reg)54*4882a593Smuzhiyun static inline u32 zx2967_wdt_readl(struct zx2967_wdt *wdt, u16 reg)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun return readl_relaxed(wdt->reg_base + reg);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
zx2967_wdt_writel(struct zx2967_wdt * wdt,u16 reg,u32 val)59*4882a593Smuzhiyun static inline void zx2967_wdt_writel(struct zx2967_wdt *wdt, u16 reg, u32 val)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun writel_relaxed(val | ZX2967_WDT_WRITEKEY, wdt->reg_base + reg);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
zx2967_wdt_refresh(struct zx2967_wdt * wdt)64*4882a593Smuzhiyun static void zx2967_wdt_refresh(struct zx2967_wdt *wdt)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 val;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun val = zx2967_wdt_readl(wdt, ZX2967_WDT_REFRESH_REG);
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * Bit 4-5, 1 and 2: refresh config info
71*4882a593Smuzhiyun * Bit 2-3, 1 and 2: refresh counter
72*4882a593Smuzhiyun * Bit 0-1, 1 and 2: refresh int-value
73*4882a593Smuzhiyun * we shift each group value between 1 and 2 to refresh all data.
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun val ^= ZX2967_WDT_REFRESH_MASK;
76*4882a593Smuzhiyun zx2967_wdt_writel(wdt, ZX2967_WDT_REFRESH_REG,
77*4882a593Smuzhiyun val & ZX2967_WDT_VAL_MASK);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static int
zx2967_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)81*4882a593Smuzhiyun zx2967_wdt_set_timeout(struct watchdog_device *wdd, unsigned int timeout)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct zx2967_wdt *wdt = watchdog_get_drvdata(wdd);
84*4882a593Smuzhiyun unsigned int divisor = ZX2967_WDT_DIV_DEFAULT;
85*4882a593Smuzhiyun u32 count;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun count = timeout * ZX2967_WDT_CLK_FREQ;
88*4882a593Smuzhiyun if (count > divisor * ZX2967_WDT_MAX_COUNT)
89*4882a593Smuzhiyun divisor = DIV_ROUND_UP(count, ZX2967_WDT_MAX_COUNT);
90*4882a593Smuzhiyun count = DIV_ROUND_UP(count, divisor);
91*4882a593Smuzhiyun zx2967_wdt_writel(wdt, ZX2967_WDT_CFG_REG,
92*4882a593Smuzhiyun ZX2967_WDT_CFG_DIV(divisor) & ZX2967_WDT_VAL_MASK);
93*4882a593Smuzhiyun zx2967_wdt_writel(wdt, ZX2967_WDT_LOAD_REG,
94*4882a593Smuzhiyun count & ZX2967_WDT_VAL_MASK);
95*4882a593Smuzhiyun zx2967_wdt_refresh(wdt);
96*4882a593Smuzhiyun wdd->timeout = (count * divisor) / ZX2967_WDT_CLK_FREQ;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
__zx2967_wdt_start(struct zx2967_wdt * wdt)101*4882a593Smuzhiyun static void __zx2967_wdt_start(struct zx2967_wdt *wdt)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u32 val;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun val = zx2967_wdt_readl(wdt, ZX2967_WDT_START_REG);
106*4882a593Smuzhiyun val |= ZX2967_WDT_START_EN;
107*4882a593Smuzhiyun zx2967_wdt_writel(wdt, ZX2967_WDT_START_REG,
108*4882a593Smuzhiyun val & ZX2967_WDT_VAL_MASK);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
__zx2967_wdt_stop(struct zx2967_wdt * wdt)111*4882a593Smuzhiyun static void __zx2967_wdt_stop(struct zx2967_wdt *wdt)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u32 val;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun val = zx2967_wdt_readl(wdt, ZX2967_WDT_START_REG);
116*4882a593Smuzhiyun val &= ~ZX2967_WDT_START_EN;
117*4882a593Smuzhiyun zx2967_wdt_writel(wdt, ZX2967_WDT_START_REG,
118*4882a593Smuzhiyun val & ZX2967_WDT_VAL_MASK);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
zx2967_wdt_start(struct watchdog_device * wdd)121*4882a593Smuzhiyun static int zx2967_wdt_start(struct watchdog_device *wdd)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct zx2967_wdt *wdt = watchdog_get_drvdata(wdd);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun zx2967_wdt_set_timeout(wdd, wdd->timeout);
126*4882a593Smuzhiyun __zx2967_wdt_start(wdt);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
zx2967_wdt_stop(struct watchdog_device * wdd)131*4882a593Smuzhiyun static int zx2967_wdt_stop(struct watchdog_device *wdd)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct zx2967_wdt *wdt = watchdog_get_drvdata(wdd);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun __zx2967_wdt_stop(wdt);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
zx2967_wdt_keepalive(struct watchdog_device * wdd)140*4882a593Smuzhiyun static int zx2967_wdt_keepalive(struct watchdog_device *wdd)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct zx2967_wdt *wdt = watchdog_get_drvdata(wdd);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun zx2967_wdt_refresh(wdt);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define ZX2967_WDT_OPTIONS \
150*4882a593Smuzhiyun (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
151*4882a593Smuzhiyun static const struct watchdog_info zx2967_wdt_ident = {
152*4882a593Smuzhiyun .options = ZX2967_WDT_OPTIONS,
153*4882a593Smuzhiyun .identity = "zx2967 watchdog",
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct watchdog_ops zx2967_wdt_ops = {
157*4882a593Smuzhiyun .owner = THIS_MODULE,
158*4882a593Smuzhiyun .start = zx2967_wdt_start,
159*4882a593Smuzhiyun .stop = zx2967_wdt_stop,
160*4882a593Smuzhiyun .ping = zx2967_wdt_keepalive,
161*4882a593Smuzhiyun .set_timeout = zx2967_wdt_set_timeout,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
zx2967_wdt_reset_sysctrl(struct device * dev)164*4882a593Smuzhiyun static void zx2967_wdt_reset_sysctrl(struct device *dev)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun void __iomem *regmap;
168*4882a593Smuzhiyun unsigned int offset, mask, config;
169*4882a593Smuzhiyun struct of_phandle_args out_args;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ret = of_parse_phandle_with_fixed_args(dev->of_node,
172*4882a593Smuzhiyun "zte,wdt-reset-sysctrl", 3, 0, &out_args);
173*4882a593Smuzhiyun if (ret)
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun offset = out_args.args[0];
177*4882a593Smuzhiyun config = out_args.args[1];
178*4882a593Smuzhiyun mask = out_args.args[2];
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun regmap = syscon_node_to_regmap(out_args.np);
181*4882a593Smuzhiyun if (IS_ERR(regmap)) {
182*4882a593Smuzhiyun of_node_put(out_args.np);
183*4882a593Smuzhiyun return;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun regmap_update_bits(regmap, offset, mask, config);
187*4882a593Smuzhiyun of_node_put(out_args.np);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
zx2967_clk_disable_unprepare(void * data)190*4882a593Smuzhiyun static void zx2967_clk_disable_unprepare(void *data)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun clk_disable_unprepare(data);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
zx2967_wdt_probe(struct platform_device * pdev)195*4882a593Smuzhiyun static int zx2967_wdt_probe(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct device *dev = &pdev->dev;
198*4882a593Smuzhiyun struct zx2967_wdt *wdt;
199*4882a593Smuzhiyun int ret;
200*4882a593Smuzhiyun struct reset_control *rstc;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
203*4882a593Smuzhiyun if (!wdt)
204*4882a593Smuzhiyun return -ENOMEM;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun platform_set_drvdata(pdev, wdt);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun wdt->wdt_device.info = &zx2967_wdt_ident;
209*4882a593Smuzhiyun wdt->wdt_device.ops = &zx2967_wdt_ops;
210*4882a593Smuzhiyun wdt->wdt_device.timeout = ZX2967_WDT_DEFAULT_TIMEOUT;
211*4882a593Smuzhiyun wdt->wdt_device.max_timeout = ZX2967_WDT_MAX_TIMEOUT;
212*4882a593Smuzhiyun wdt->wdt_device.min_timeout = ZX2967_WDT_MIN_TIMEOUT;
213*4882a593Smuzhiyun wdt->wdt_device.parent = dev;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun wdt->reg_base = devm_platform_ioremap_resource(pdev, 0);
216*4882a593Smuzhiyun if (IS_ERR(wdt->reg_base))
217*4882a593Smuzhiyun return PTR_ERR(wdt->reg_base);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun zx2967_wdt_reset_sysctrl(dev);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun wdt->clock = devm_clk_get(dev, NULL);
222*4882a593Smuzhiyun if (IS_ERR(wdt->clock)) {
223*4882a593Smuzhiyun dev_err(dev, "failed to find watchdog clock source\n");
224*4882a593Smuzhiyun return PTR_ERR(wdt->clock);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = clk_prepare_enable(wdt->clock);
228*4882a593Smuzhiyun if (ret < 0) {
229*4882a593Smuzhiyun dev_err(dev, "failed to enable clock\n");
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, zx2967_clk_disable_unprepare,
233*4882a593Smuzhiyun wdt->clock);
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun clk_set_rate(wdt->clock, ZX2967_WDT_CLK_FREQ);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun rstc = devm_reset_control_get_exclusive(dev, NULL);
239*4882a593Smuzhiyun if (IS_ERR(rstc)) {
240*4882a593Smuzhiyun dev_err(dev, "failed to get rstc");
241*4882a593Smuzhiyun return PTR_ERR(rstc);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun reset_control_assert(rstc);
245*4882a593Smuzhiyun reset_control_deassert(rstc);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun watchdog_set_drvdata(&wdt->wdt_device, wdt);
248*4882a593Smuzhiyun watchdog_init_timeout(&wdt->wdt_device,
249*4882a593Smuzhiyun ZX2967_WDT_DEFAULT_TIMEOUT, dev);
250*4882a593Smuzhiyun watchdog_set_nowayout(&wdt->wdt_device, WATCHDOG_NOWAYOUT);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = devm_watchdog_register_device(dev, &wdt->wdt_device);
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun dev_info(dev, "watchdog enabled (timeout=%d sec, nowayout=%d)",
257*4882a593Smuzhiyun wdt->wdt_device.timeout, WATCHDOG_NOWAYOUT);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const struct of_device_id zx2967_wdt_match[] = {
263*4882a593Smuzhiyun { .compatible = "zte,zx296718-wdt", },
264*4882a593Smuzhiyun {}
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx2967_wdt_match);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct platform_driver zx2967_wdt_driver = {
269*4882a593Smuzhiyun .probe = zx2967_wdt_probe,
270*4882a593Smuzhiyun .driver = {
271*4882a593Smuzhiyun .name = "zx2967-wdt",
272*4882a593Smuzhiyun .of_match_table = of_match_ptr(zx2967_wdt_match),
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun module_platform_driver(zx2967_wdt_driver);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun MODULE_AUTHOR("Baoyou Xie <baoyou.xie@linaro.org>");
278*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE zx2967 Watchdog Device Driver");
279*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
280