xref: /OK3568_Linux_fs/kernel/drivers/watchdog/tegra_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/watchdog.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* minimum and maximum watchdog trigger timeout, in seconds */
15*4882a593Smuzhiyun #define MIN_WDT_TIMEOUT			1
16*4882a593Smuzhiyun #define MAX_WDT_TIMEOUT			255
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Base of the WDT registers, from the timer base address.  There are
20*4882a593Smuzhiyun  * actually 5 watchdogs that can be configured (by pairing with an available
21*4882a593Smuzhiyun  * timer), at bases 0x100 + (WDT ID) * 0x20, where WDT ID is 0 through 4.
22*4882a593Smuzhiyun  * This driver only configures the first watchdog (WDT ID 0).
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define WDT_BASE			0x100
25*4882a593Smuzhiyun #define WDT_ID				0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Register base of the timer that's selected for pairing with the watchdog.
29*4882a593Smuzhiyun  * This driver arbitrarily uses timer 5, which is currently unused by
30*4882a593Smuzhiyun  * other drivers (in particular, the Tegra clocksource driver).  If this
31*4882a593Smuzhiyun  * needs to change, take care that the new timer is not used by the
32*4882a593Smuzhiyun  * clocksource driver.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #define WDT_TIMER_BASE			0x60
35*4882a593Smuzhiyun #define WDT_TIMER_ID			5
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* WDT registers */
38*4882a593Smuzhiyun #define WDT_CFG				0x0
39*4882a593Smuzhiyun #define WDT_CFG_PERIOD_SHIFT		4
40*4882a593Smuzhiyun #define WDT_CFG_PERIOD_MASK		0xff
41*4882a593Smuzhiyun #define WDT_CFG_INT_EN			(1 << 12)
42*4882a593Smuzhiyun #define WDT_CFG_PMC2CAR_RST_EN		(1 << 15)
43*4882a593Smuzhiyun #define WDT_STS				0x4
44*4882a593Smuzhiyun #define WDT_STS_COUNT_SHIFT		4
45*4882a593Smuzhiyun #define WDT_STS_COUNT_MASK		0xff
46*4882a593Smuzhiyun #define WDT_STS_EXP_SHIFT		12
47*4882a593Smuzhiyun #define WDT_STS_EXP_MASK		0x3
48*4882a593Smuzhiyun #define WDT_CMD				0x8
49*4882a593Smuzhiyun #define WDT_CMD_START_COUNTER		(1 << 0)
50*4882a593Smuzhiyun #define WDT_CMD_DISABLE_COUNTER		(1 << 1)
51*4882a593Smuzhiyun #define WDT_UNLOCK			(0xc)
52*4882a593Smuzhiyun #define WDT_UNLOCK_PATTERN		(0xc45a << 0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Timer registers */
55*4882a593Smuzhiyun #define TIMER_PTV			0x0
56*4882a593Smuzhiyun #define TIMER_EN			(1 << 31)
57*4882a593Smuzhiyun #define TIMER_PERIODIC			(1 << 30)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct tegra_wdt {
60*4882a593Smuzhiyun 	struct watchdog_device	wdd;
61*4882a593Smuzhiyun 	void __iomem		*wdt_regs;
62*4882a593Smuzhiyun 	void __iomem		*tmr_regs;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define WDT_HEARTBEAT 120
66*4882a593Smuzhiyun static int heartbeat = WDT_HEARTBEAT;
67*4882a593Smuzhiyun module_param(heartbeat, int, 0);
68*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat,
69*4882a593Smuzhiyun 	"Watchdog heartbeats in seconds. (default = "
70*4882a593Smuzhiyun 	__MODULE_STRING(WDT_HEARTBEAT) ")");
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
73*4882a593Smuzhiyun module_param(nowayout, bool, 0);
74*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
75*4882a593Smuzhiyun 	"Watchdog cannot be stopped once started (default="
76*4882a593Smuzhiyun 	__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
77*4882a593Smuzhiyun 
tegra_wdt_start(struct watchdog_device * wdd)78*4882a593Smuzhiyun static int tegra_wdt_start(struct watchdog_device *wdd)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct tegra_wdt *wdt = watchdog_get_drvdata(wdd);
81*4882a593Smuzhiyun 	u32 val;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/*
84*4882a593Smuzhiyun 	 * This thing has a fixed 1MHz clock.  Normally, we would set the
85*4882a593Smuzhiyun 	 * period to 1 second by writing 1000000ul, but the watchdog system
86*4882a593Smuzhiyun 	 * reset actually occurs on the 4th expiration of this counter,
87*4882a593Smuzhiyun 	 * so we set the period to 1/4 of this amount.
88*4882a593Smuzhiyun 	 */
89*4882a593Smuzhiyun 	val = 1000000ul / 4;
90*4882a593Smuzhiyun 	val |= (TIMER_EN | TIMER_PERIODIC);
91*4882a593Smuzhiyun 	writel(val, wdt->tmr_regs + TIMER_PTV);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/*
94*4882a593Smuzhiyun 	 * Set number of periods and start counter.
95*4882a593Smuzhiyun 	 *
96*4882a593Smuzhiyun 	 * Interrupt handler is not required for user space
97*4882a593Smuzhiyun 	 * WDT accesses, since the caller is responsible to ping the
98*4882a593Smuzhiyun 	 * WDT to reset the counter before expiration, through ioctls.
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	val = WDT_TIMER_ID |
101*4882a593Smuzhiyun 	      (wdd->timeout << WDT_CFG_PERIOD_SHIFT) |
102*4882a593Smuzhiyun 	      WDT_CFG_PMC2CAR_RST_EN;
103*4882a593Smuzhiyun 	writel(val, wdt->wdt_regs + WDT_CFG);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	writel(WDT_CMD_START_COUNTER, wdt->wdt_regs + WDT_CMD);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
tegra_wdt_stop(struct watchdog_device * wdd)110*4882a593Smuzhiyun static int tegra_wdt_stop(struct watchdog_device *wdd)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct tegra_wdt *wdt = watchdog_get_drvdata(wdd);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	writel(WDT_UNLOCK_PATTERN, wdt->wdt_regs + WDT_UNLOCK);
115*4882a593Smuzhiyun 	writel(WDT_CMD_DISABLE_COUNTER, wdt->wdt_regs + WDT_CMD);
116*4882a593Smuzhiyun 	writel(0, wdt->tmr_regs + TIMER_PTV);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
tegra_wdt_ping(struct watchdog_device * wdd)121*4882a593Smuzhiyun static int tegra_wdt_ping(struct watchdog_device *wdd)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct tegra_wdt *wdt = watchdog_get_drvdata(wdd);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	writel(WDT_CMD_START_COUNTER, wdt->wdt_regs + WDT_CMD);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
tegra_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)130*4882a593Smuzhiyun static int tegra_wdt_set_timeout(struct watchdog_device *wdd,
131*4882a593Smuzhiyun 				 unsigned int timeout)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	wdd->timeout = timeout;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (watchdog_active(wdd)) {
136*4882a593Smuzhiyun 		tegra_wdt_stop(wdd);
137*4882a593Smuzhiyun 		return tegra_wdt_start(wdd);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
tegra_wdt_get_timeleft(struct watchdog_device * wdd)143*4882a593Smuzhiyun static unsigned int tegra_wdt_get_timeleft(struct watchdog_device *wdd)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct tegra_wdt *wdt = watchdog_get_drvdata(wdd);
146*4882a593Smuzhiyun 	u32 val;
147*4882a593Smuzhiyun 	int count;
148*4882a593Smuzhiyun 	int exp;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	val = readl(wdt->wdt_regs + WDT_STS);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Current countdown (from timeout) */
153*4882a593Smuzhiyun 	count = (val >> WDT_STS_COUNT_SHIFT) & WDT_STS_COUNT_MASK;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Number of expirations (we are waiting for the 4th expiration) */
156*4882a593Smuzhiyun 	exp = (val >> WDT_STS_EXP_SHIFT) & WDT_STS_EXP_MASK;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/*
159*4882a593Smuzhiyun 	 * The entire thing is divided by 4 because we are ticking down 4 times
160*4882a593Smuzhiyun 	 * faster due to needing to wait for the 4th expiration.
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	return (((3 - exp) * wdd->timeout) + count) / 4;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const struct watchdog_info tegra_wdt_info = {
166*4882a593Smuzhiyun 	.options	= WDIOF_SETTIMEOUT |
167*4882a593Smuzhiyun 			  WDIOF_MAGICCLOSE |
168*4882a593Smuzhiyun 			  WDIOF_KEEPALIVEPING,
169*4882a593Smuzhiyun 	.firmware_version = 0,
170*4882a593Smuzhiyun 	.identity	= "Tegra Watchdog",
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct watchdog_ops tegra_wdt_ops = {
174*4882a593Smuzhiyun 	.owner = THIS_MODULE,
175*4882a593Smuzhiyun 	.start = tegra_wdt_start,
176*4882a593Smuzhiyun 	.stop = tegra_wdt_stop,
177*4882a593Smuzhiyun 	.ping = tegra_wdt_ping,
178*4882a593Smuzhiyun 	.set_timeout = tegra_wdt_set_timeout,
179*4882a593Smuzhiyun 	.get_timeleft = tegra_wdt_get_timeleft,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
tegra_wdt_probe(struct platform_device * pdev)182*4882a593Smuzhiyun static int tegra_wdt_probe(struct platform_device *pdev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
185*4882a593Smuzhiyun 	struct watchdog_device *wdd;
186*4882a593Smuzhiyun 	struct tegra_wdt *wdt;
187*4882a593Smuzhiyun 	void __iomem *regs;
188*4882a593Smuzhiyun 	int ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* This is the timer base. */
191*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
192*4882a593Smuzhiyun 	if (IS_ERR(regs))
193*4882a593Smuzhiyun 		return PTR_ERR(regs);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/*
196*4882a593Smuzhiyun 	 * Allocate our watchdog driver data, which has the
197*4882a593Smuzhiyun 	 * struct watchdog_device nested within it.
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
200*4882a593Smuzhiyun 	if (!wdt)
201*4882a593Smuzhiyun 		return -ENOMEM;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Initialize struct tegra_wdt. */
204*4882a593Smuzhiyun 	wdt->wdt_regs = regs + WDT_BASE;
205*4882a593Smuzhiyun 	wdt->tmr_regs = regs + WDT_TIMER_BASE;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Initialize struct watchdog_device. */
208*4882a593Smuzhiyun 	wdd = &wdt->wdd;
209*4882a593Smuzhiyun 	wdd->timeout = heartbeat;
210*4882a593Smuzhiyun 	wdd->info = &tegra_wdt_info;
211*4882a593Smuzhiyun 	wdd->ops = &tegra_wdt_ops;
212*4882a593Smuzhiyun 	wdd->min_timeout = MIN_WDT_TIMEOUT;
213*4882a593Smuzhiyun 	wdd->max_timeout = MAX_WDT_TIMEOUT;
214*4882a593Smuzhiyun 	wdd->parent = dev;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	watchdog_set_drvdata(wdd, wdt);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	watchdog_set_nowayout(wdd, nowayout);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	watchdog_stop_on_unregister(wdd);
221*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, wdd);
222*4882a593Smuzhiyun 	if (ret)
223*4882a593Smuzhiyun 		return ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wdt);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	dev_info(dev, "initialized (heartbeat = %d sec, nowayout = %d)\n",
228*4882a593Smuzhiyun 		 heartbeat, nowayout);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra_wdt_runtime_suspend(struct device * dev)234*4882a593Smuzhiyun static int tegra_wdt_runtime_suspend(struct device *dev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct tegra_wdt *wdt = dev_get_drvdata(dev);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
239*4882a593Smuzhiyun 		tegra_wdt_stop(&wdt->wdd);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
tegra_wdt_runtime_resume(struct device * dev)244*4882a593Smuzhiyun static int tegra_wdt_runtime_resume(struct device *dev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct tegra_wdt *wdt = dev_get_drvdata(dev);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
249*4882a593Smuzhiyun 		tegra_wdt_start(&wdt->wdd);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct of_device_id tegra_wdt_of_match[] = {
256*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra30-timer", },
257*4882a593Smuzhiyun 	{ },
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_wdt_of_match);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct dev_pm_ops tegra_wdt_pm_ops = {
262*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(tegra_wdt_runtime_suspend,
263*4882a593Smuzhiyun 				tegra_wdt_runtime_resume)
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct platform_driver tegra_wdt_driver = {
267*4882a593Smuzhiyun 	.probe		= tegra_wdt_probe,
268*4882a593Smuzhiyun 	.driver		= {
269*4882a593Smuzhiyun 		.name	= "tegra-wdt",
270*4882a593Smuzhiyun 		.pm	= &tegra_wdt_pm_ops,
271*4882a593Smuzhiyun 		.of_match_table = tegra_wdt_of_match,
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun module_platform_driver(tegra_wdt_driver);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun MODULE_AUTHOR("NVIDIA Corporation");
277*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra Watchdog Driver");
278*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
279