1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sunxi Watchdog Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013 Carlo Caione
6*4882a593Smuzhiyun * 2012 Henrik Nordstrom
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on xen_wdt.c
9*4882a593Smuzhiyun * (c) Copyright 2010 Novell, Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/moduleparam.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <linux/watchdog.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define WDT_MAX_TIMEOUT 16
27*4882a593Smuzhiyun #define WDT_MIN_TIMEOUT 1
28*4882a593Smuzhiyun #define WDT_TIMEOUT_MASK 0x0F
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define WDT_CTRL_RELOAD ((1 << 0) | (0x0a57 << 1))
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define WDT_MODE_EN (1 << 0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DRV_NAME "sunxi-wdt"
35*4882a593Smuzhiyun #define DRV_VERSION "1.0"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
38*4882a593Smuzhiyun static unsigned int timeout;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * This structure stores the register offsets for different variants
42*4882a593Smuzhiyun * of Allwinner's watchdog hardware.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun struct sunxi_wdt_reg {
45*4882a593Smuzhiyun u8 wdt_ctrl;
46*4882a593Smuzhiyun u8 wdt_cfg;
47*4882a593Smuzhiyun u8 wdt_mode;
48*4882a593Smuzhiyun u8 wdt_timeout_shift;
49*4882a593Smuzhiyun u8 wdt_reset_mask;
50*4882a593Smuzhiyun u8 wdt_reset_val;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct sunxi_wdt_dev {
54*4882a593Smuzhiyun struct watchdog_device wdt_dev;
55*4882a593Smuzhiyun void __iomem *wdt_base;
56*4882a593Smuzhiyun const struct sunxi_wdt_reg *wdt_regs;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * wdt_timeout_map maps the watchdog timer interval value in seconds to
61*4882a593Smuzhiyun * the value of the register WDT_MODE at bits .wdt_timeout_shift ~ +3
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * [timeout seconds] = register value
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const int wdt_timeout_map[] = {
68*4882a593Smuzhiyun [1] = 0x1, /* 1s */
69*4882a593Smuzhiyun [2] = 0x2, /* 2s */
70*4882a593Smuzhiyun [3] = 0x3, /* 3s */
71*4882a593Smuzhiyun [4] = 0x4, /* 4s */
72*4882a593Smuzhiyun [5] = 0x5, /* 5s */
73*4882a593Smuzhiyun [6] = 0x6, /* 6s */
74*4882a593Smuzhiyun [8] = 0x7, /* 8s */
75*4882a593Smuzhiyun [10] = 0x8, /* 10s */
76*4882a593Smuzhiyun [12] = 0x9, /* 12s */
77*4882a593Smuzhiyun [14] = 0xA, /* 14s */
78*4882a593Smuzhiyun [16] = 0xB, /* 16s */
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun
sunxi_wdt_restart(struct watchdog_device * wdt_dev,unsigned long action,void * data)82*4882a593Smuzhiyun static int sunxi_wdt_restart(struct watchdog_device *wdt_dev,
83*4882a593Smuzhiyun unsigned long action, void *data)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev);
86*4882a593Smuzhiyun void __iomem *wdt_base = sunxi_wdt->wdt_base;
87*4882a593Smuzhiyun const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
88*4882a593Smuzhiyun u32 val;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Set system reset function */
91*4882a593Smuzhiyun val = readl(wdt_base + regs->wdt_cfg);
92*4882a593Smuzhiyun val &= ~(regs->wdt_reset_mask);
93*4882a593Smuzhiyun val |= regs->wdt_reset_val;
94*4882a593Smuzhiyun writel(val, wdt_base + regs->wdt_cfg);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Set lowest timeout and enable watchdog */
97*4882a593Smuzhiyun val = readl(wdt_base + regs->wdt_mode);
98*4882a593Smuzhiyun val &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift);
99*4882a593Smuzhiyun val |= WDT_MODE_EN;
100*4882a593Smuzhiyun writel(val, wdt_base + regs->wdt_mode);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Restart the watchdog. The default (and lowest) interval
104*4882a593Smuzhiyun * value for the watchdog is 0.5s.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun writel(WDT_CTRL_RELOAD, wdt_base + regs->wdt_ctrl);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun while (1) {
109*4882a593Smuzhiyun mdelay(5);
110*4882a593Smuzhiyun val = readl(wdt_base + regs->wdt_mode);
111*4882a593Smuzhiyun val |= WDT_MODE_EN;
112*4882a593Smuzhiyun writel(val, wdt_base + regs->wdt_mode);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
sunxi_wdt_ping(struct watchdog_device * wdt_dev)117*4882a593Smuzhiyun static int sunxi_wdt_ping(struct watchdog_device *wdt_dev)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev);
120*4882a593Smuzhiyun void __iomem *wdt_base = sunxi_wdt->wdt_base;
121*4882a593Smuzhiyun const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun writel(WDT_CTRL_RELOAD, wdt_base + regs->wdt_ctrl);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
sunxi_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int timeout)128*4882a593Smuzhiyun static int sunxi_wdt_set_timeout(struct watchdog_device *wdt_dev,
129*4882a593Smuzhiyun unsigned int timeout)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev);
132*4882a593Smuzhiyun void __iomem *wdt_base = sunxi_wdt->wdt_base;
133*4882a593Smuzhiyun const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
134*4882a593Smuzhiyun u32 reg;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (wdt_timeout_map[timeout] == 0)
137*4882a593Smuzhiyun timeout++;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun sunxi_wdt->wdt_dev.timeout = timeout;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun reg = readl(wdt_base + regs->wdt_mode);
142*4882a593Smuzhiyun reg &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift);
143*4882a593Smuzhiyun reg |= wdt_timeout_map[timeout] << regs->wdt_timeout_shift;
144*4882a593Smuzhiyun writel(reg, wdt_base + regs->wdt_mode);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun sunxi_wdt_ping(wdt_dev);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
sunxi_wdt_stop(struct watchdog_device * wdt_dev)151*4882a593Smuzhiyun static int sunxi_wdt_stop(struct watchdog_device *wdt_dev)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev);
154*4882a593Smuzhiyun void __iomem *wdt_base = sunxi_wdt->wdt_base;
155*4882a593Smuzhiyun const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun writel(0, wdt_base + regs->wdt_mode);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
sunxi_wdt_start(struct watchdog_device * wdt_dev)162*4882a593Smuzhiyun static int sunxi_wdt_start(struct watchdog_device *wdt_dev)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 reg;
165*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev);
166*4882a593Smuzhiyun void __iomem *wdt_base = sunxi_wdt->wdt_base;
167*4882a593Smuzhiyun const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
168*4882a593Smuzhiyun int ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun ret = sunxi_wdt_set_timeout(&sunxi_wdt->wdt_dev,
171*4882a593Smuzhiyun sunxi_wdt->wdt_dev.timeout);
172*4882a593Smuzhiyun if (ret < 0)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Set system reset function */
176*4882a593Smuzhiyun reg = readl(wdt_base + regs->wdt_cfg);
177*4882a593Smuzhiyun reg &= ~(regs->wdt_reset_mask);
178*4882a593Smuzhiyun reg |= regs->wdt_reset_val;
179*4882a593Smuzhiyun writel(reg, wdt_base + regs->wdt_cfg);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Enable watchdog */
182*4882a593Smuzhiyun reg = readl(wdt_base + regs->wdt_mode);
183*4882a593Smuzhiyun reg |= WDT_MODE_EN;
184*4882a593Smuzhiyun writel(reg, wdt_base + regs->wdt_mode);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct watchdog_info sunxi_wdt_info = {
190*4882a593Smuzhiyun .identity = DRV_NAME,
191*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT |
192*4882a593Smuzhiyun WDIOF_KEEPALIVEPING |
193*4882a593Smuzhiyun WDIOF_MAGICCLOSE,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct watchdog_ops sunxi_wdt_ops = {
197*4882a593Smuzhiyun .owner = THIS_MODULE,
198*4882a593Smuzhiyun .start = sunxi_wdt_start,
199*4882a593Smuzhiyun .stop = sunxi_wdt_stop,
200*4882a593Smuzhiyun .ping = sunxi_wdt_ping,
201*4882a593Smuzhiyun .set_timeout = sunxi_wdt_set_timeout,
202*4882a593Smuzhiyun .restart = sunxi_wdt_restart,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct sunxi_wdt_reg sun4i_wdt_reg = {
206*4882a593Smuzhiyun .wdt_ctrl = 0x00,
207*4882a593Smuzhiyun .wdt_cfg = 0x04,
208*4882a593Smuzhiyun .wdt_mode = 0x04,
209*4882a593Smuzhiyun .wdt_timeout_shift = 3,
210*4882a593Smuzhiyun .wdt_reset_mask = 0x02,
211*4882a593Smuzhiyun .wdt_reset_val = 0x02,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct sunxi_wdt_reg sun6i_wdt_reg = {
215*4882a593Smuzhiyun .wdt_ctrl = 0x10,
216*4882a593Smuzhiyun .wdt_cfg = 0x14,
217*4882a593Smuzhiyun .wdt_mode = 0x18,
218*4882a593Smuzhiyun .wdt_timeout_shift = 4,
219*4882a593Smuzhiyun .wdt_reset_mask = 0x03,
220*4882a593Smuzhiyun .wdt_reset_val = 0x01,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct of_device_id sunxi_wdt_dt_ids[] = {
224*4882a593Smuzhiyun { .compatible = "allwinner,sun4i-a10-wdt", .data = &sun4i_wdt_reg },
225*4882a593Smuzhiyun { .compatible = "allwinner,sun6i-a31-wdt", .data = &sun6i_wdt_reg },
226*4882a593Smuzhiyun { /* sentinel */ }
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sunxi_wdt_dt_ids);
229*4882a593Smuzhiyun
sunxi_wdt_probe(struct platform_device * pdev)230*4882a593Smuzhiyun static int sunxi_wdt_probe(struct platform_device *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct device *dev = &pdev->dev;
233*4882a593Smuzhiyun struct sunxi_wdt_dev *sunxi_wdt;
234*4882a593Smuzhiyun int err;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun sunxi_wdt = devm_kzalloc(dev, sizeof(*sunxi_wdt), GFP_KERNEL);
237*4882a593Smuzhiyun if (!sunxi_wdt)
238*4882a593Smuzhiyun return -ENOMEM;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun sunxi_wdt->wdt_regs = of_device_get_match_data(dev);
241*4882a593Smuzhiyun if (!sunxi_wdt->wdt_regs)
242*4882a593Smuzhiyun return -ENODEV;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun sunxi_wdt->wdt_base = devm_platform_ioremap_resource(pdev, 0);
245*4882a593Smuzhiyun if (IS_ERR(sunxi_wdt->wdt_base))
246*4882a593Smuzhiyun return PTR_ERR(sunxi_wdt->wdt_base);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun sunxi_wdt->wdt_dev.info = &sunxi_wdt_info;
249*4882a593Smuzhiyun sunxi_wdt->wdt_dev.ops = &sunxi_wdt_ops;
250*4882a593Smuzhiyun sunxi_wdt->wdt_dev.timeout = WDT_MAX_TIMEOUT;
251*4882a593Smuzhiyun sunxi_wdt->wdt_dev.max_timeout = WDT_MAX_TIMEOUT;
252*4882a593Smuzhiyun sunxi_wdt->wdt_dev.min_timeout = WDT_MIN_TIMEOUT;
253*4882a593Smuzhiyun sunxi_wdt->wdt_dev.parent = dev;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun watchdog_init_timeout(&sunxi_wdt->wdt_dev, timeout, dev);
256*4882a593Smuzhiyun watchdog_set_nowayout(&sunxi_wdt->wdt_dev, nowayout);
257*4882a593Smuzhiyun watchdog_set_restart_priority(&sunxi_wdt->wdt_dev, 128);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun watchdog_set_drvdata(&sunxi_wdt->wdt_dev, sunxi_wdt);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun sunxi_wdt_stop(&sunxi_wdt->wdt_dev);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun watchdog_stop_on_reboot(&sunxi_wdt->wdt_dev);
264*4882a593Smuzhiyun err = devm_watchdog_register_device(dev, &sunxi_wdt->wdt_dev);
265*4882a593Smuzhiyun if (unlikely(err))
266*4882a593Smuzhiyun return err;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun dev_info(dev, "Watchdog enabled (timeout=%d sec, nowayout=%d)",
269*4882a593Smuzhiyun sunxi_wdt->wdt_dev.timeout, nowayout);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static struct platform_driver sunxi_wdt_driver = {
275*4882a593Smuzhiyun .probe = sunxi_wdt_probe,
276*4882a593Smuzhiyun .driver = {
277*4882a593Smuzhiyun .name = DRV_NAME,
278*4882a593Smuzhiyun .of_match_table = sunxi_wdt_dt_ids,
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun module_platform_driver(sunxi_wdt_driver);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun module_param(timeout, uint, 0);
285*4882a593Smuzhiyun MODULE_PARM_DESC(timeout, "Watchdog heartbeat in seconds");
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun module_param(nowayout, bool, 0);
288*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
289*4882a593Smuzhiyun "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun MODULE_LICENSE("GPL");
292*4882a593Smuzhiyun MODULE_AUTHOR("Carlo Caione <carlo.caione@gmail.com>");
293*4882a593Smuzhiyun MODULE_AUTHOR("Henrik Nordstrom <henrik@henriknordstrom.net>");
294*4882a593Smuzhiyun MODULE_DESCRIPTION("sunxi WatchDog Timer Driver");
295*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
296