xref: /OK3568_Linux_fs/kernel/drivers/watchdog/sprd_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Spreadtrum watchdog driver
4*4882a593Smuzhiyun  * Copyright (C) 2017 Spreadtrum - http://www.spreadtrum.com
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SPRD_WDT_LOAD_LOW		0x0
21*4882a593Smuzhiyun #define SPRD_WDT_LOAD_HIGH		0x4
22*4882a593Smuzhiyun #define SPRD_WDT_CTRL			0x8
23*4882a593Smuzhiyun #define SPRD_WDT_INT_CLR		0xc
24*4882a593Smuzhiyun #define SPRD_WDT_INT_RAW		0x10
25*4882a593Smuzhiyun #define SPRD_WDT_INT_MSK		0x14
26*4882a593Smuzhiyun #define SPRD_WDT_CNT_LOW		0x18
27*4882a593Smuzhiyun #define SPRD_WDT_CNT_HIGH		0x1c
28*4882a593Smuzhiyun #define SPRD_WDT_LOCK			0x20
29*4882a593Smuzhiyun #define SPRD_WDT_IRQ_LOAD_LOW		0x2c
30*4882a593Smuzhiyun #define SPRD_WDT_IRQ_LOAD_HIGH		0x30
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* WDT_CTRL */
33*4882a593Smuzhiyun #define SPRD_WDT_INT_EN_BIT		BIT(0)
34*4882a593Smuzhiyun #define SPRD_WDT_CNT_EN_BIT		BIT(1)
35*4882a593Smuzhiyun #define SPRD_WDT_NEW_VER_EN		BIT(2)
36*4882a593Smuzhiyun #define SPRD_WDT_RST_EN_BIT		BIT(3)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* WDT_INT_CLR */
39*4882a593Smuzhiyun #define SPRD_WDT_INT_CLEAR_BIT		BIT(0)
40*4882a593Smuzhiyun #define SPRD_WDT_RST_CLEAR_BIT		BIT(3)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* WDT_INT_RAW */
43*4882a593Smuzhiyun #define SPRD_WDT_INT_RAW_BIT		BIT(0)
44*4882a593Smuzhiyun #define SPRD_WDT_RST_RAW_BIT		BIT(3)
45*4882a593Smuzhiyun #define SPRD_WDT_LD_BUSY_BIT		BIT(4)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* 1s equal to 32768 counter steps */
48*4882a593Smuzhiyun #define SPRD_WDT_CNT_STEP		32768
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SPRD_WDT_UNLOCK_KEY		0xe551
51*4882a593Smuzhiyun #define SPRD_WDT_MIN_TIMEOUT		3
52*4882a593Smuzhiyun #define SPRD_WDT_MAX_TIMEOUT		60
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define SPRD_WDT_CNT_HIGH_SHIFT		16
55*4882a593Smuzhiyun #define SPRD_WDT_LOW_VALUE_MASK		GENMASK(15, 0)
56*4882a593Smuzhiyun #define SPRD_WDT_LOAD_TIMEOUT		1000
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct sprd_wdt {
59*4882a593Smuzhiyun 	void __iomem *base;
60*4882a593Smuzhiyun 	struct watchdog_device wdd;
61*4882a593Smuzhiyun 	struct clk *enable;
62*4882a593Smuzhiyun 	struct clk *rtc_enable;
63*4882a593Smuzhiyun 	int irq;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
to_sprd_wdt(struct watchdog_device * wdd)66*4882a593Smuzhiyun static inline struct sprd_wdt *to_sprd_wdt(struct watchdog_device *wdd)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	return container_of(wdd, struct sprd_wdt, wdd);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
sprd_wdt_lock(void __iomem * addr)71*4882a593Smuzhiyun static inline void sprd_wdt_lock(void __iomem *addr)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	writel_relaxed(0x0, addr + SPRD_WDT_LOCK);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
sprd_wdt_unlock(void __iomem * addr)76*4882a593Smuzhiyun static inline void sprd_wdt_unlock(void __iomem *addr)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	writel_relaxed(SPRD_WDT_UNLOCK_KEY, addr + SPRD_WDT_LOCK);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
sprd_wdt_isr(int irq,void * dev_id)81*4882a593Smuzhiyun static irqreturn_t sprd_wdt_isr(int irq, void *dev_id)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct sprd_wdt *wdt = (struct sprd_wdt *)dev_id;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
86*4882a593Smuzhiyun 	writel_relaxed(SPRD_WDT_INT_CLEAR_BIT, wdt->base + SPRD_WDT_INT_CLR);
87*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
88*4882a593Smuzhiyun 	watchdog_notify_pretimeout(&wdt->wdd);
89*4882a593Smuzhiyun 	return IRQ_HANDLED;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
sprd_wdt_get_cnt_value(struct sprd_wdt * wdt)92*4882a593Smuzhiyun static u32 sprd_wdt_get_cnt_value(struct sprd_wdt *wdt)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	u32 val;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	val = readl_relaxed(wdt->base + SPRD_WDT_CNT_HIGH) <<
97*4882a593Smuzhiyun 		SPRD_WDT_CNT_HIGH_SHIFT;
98*4882a593Smuzhiyun 	val |= readl_relaxed(wdt->base + SPRD_WDT_CNT_LOW) &
99*4882a593Smuzhiyun 		SPRD_WDT_LOW_VALUE_MASK;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return val;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
sprd_wdt_load_value(struct sprd_wdt * wdt,u32 timeout,u32 pretimeout)104*4882a593Smuzhiyun static int sprd_wdt_load_value(struct sprd_wdt *wdt, u32 timeout,
105*4882a593Smuzhiyun 			       u32 pretimeout)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	u32 val, delay_cnt = 0;
108*4882a593Smuzhiyun 	u32 tmr_step = timeout * SPRD_WDT_CNT_STEP;
109*4882a593Smuzhiyun 	u32 prtmr_step = pretimeout * SPRD_WDT_CNT_STEP;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/*
112*4882a593Smuzhiyun 	 * Waiting the load value operation done,
113*4882a593Smuzhiyun 	 * it needs two or three RTC clock cycles.
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	do {
116*4882a593Smuzhiyun 		val = readl_relaxed(wdt->base + SPRD_WDT_INT_RAW);
117*4882a593Smuzhiyun 		if (!(val & SPRD_WDT_LD_BUSY_BIT))
118*4882a593Smuzhiyun 			break;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		cpu_relax();
121*4882a593Smuzhiyun 	} while (delay_cnt++ < SPRD_WDT_LOAD_TIMEOUT);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (delay_cnt >= SPRD_WDT_LOAD_TIMEOUT)
124*4882a593Smuzhiyun 		return -EBUSY;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
127*4882a593Smuzhiyun 	writel_relaxed((tmr_step >> SPRD_WDT_CNT_HIGH_SHIFT) &
128*4882a593Smuzhiyun 		      SPRD_WDT_LOW_VALUE_MASK, wdt->base + SPRD_WDT_LOAD_HIGH);
129*4882a593Smuzhiyun 	writel_relaxed((tmr_step & SPRD_WDT_LOW_VALUE_MASK),
130*4882a593Smuzhiyun 		       wdt->base + SPRD_WDT_LOAD_LOW);
131*4882a593Smuzhiyun 	writel_relaxed((prtmr_step >> SPRD_WDT_CNT_HIGH_SHIFT) &
132*4882a593Smuzhiyun 			SPRD_WDT_LOW_VALUE_MASK,
133*4882a593Smuzhiyun 		       wdt->base + SPRD_WDT_IRQ_LOAD_HIGH);
134*4882a593Smuzhiyun 	writel_relaxed(prtmr_step & SPRD_WDT_LOW_VALUE_MASK,
135*4882a593Smuzhiyun 		       wdt->base + SPRD_WDT_IRQ_LOAD_LOW);
136*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
sprd_wdt_enable(struct sprd_wdt * wdt)141*4882a593Smuzhiyun static int sprd_wdt_enable(struct sprd_wdt *wdt)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u32 val;
144*4882a593Smuzhiyun 	int ret;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	ret = clk_prepare_enable(wdt->enable);
147*4882a593Smuzhiyun 	if (ret)
148*4882a593Smuzhiyun 		return ret;
149*4882a593Smuzhiyun 	ret = clk_prepare_enable(wdt->rtc_enable);
150*4882a593Smuzhiyun 	if (ret) {
151*4882a593Smuzhiyun 		clk_disable_unprepare(wdt->enable);
152*4882a593Smuzhiyun 		return ret;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
156*4882a593Smuzhiyun 	val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
157*4882a593Smuzhiyun 	val |= SPRD_WDT_NEW_VER_EN;
158*4882a593Smuzhiyun 	writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
159*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
sprd_wdt_disable(void * _data)163*4882a593Smuzhiyun static void sprd_wdt_disable(void *_data)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct sprd_wdt *wdt = _data;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
168*4882a593Smuzhiyun 	writel_relaxed(0x0, wdt->base + SPRD_WDT_CTRL);
169*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	clk_disable_unprepare(wdt->rtc_enable);
172*4882a593Smuzhiyun 	clk_disable_unprepare(wdt->enable);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
sprd_wdt_start(struct watchdog_device * wdd)175*4882a593Smuzhiyun static int sprd_wdt_start(struct watchdog_device *wdd)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct sprd_wdt *wdt = to_sprd_wdt(wdd);
178*4882a593Smuzhiyun 	u32 val;
179*4882a593Smuzhiyun 	int ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	ret = sprd_wdt_load_value(wdt, wdd->timeout, wdd->pretimeout);
182*4882a593Smuzhiyun 	if (ret)
183*4882a593Smuzhiyun 		return ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
186*4882a593Smuzhiyun 	val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
187*4882a593Smuzhiyun 	val |= SPRD_WDT_CNT_EN_BIT | SPRD_WDT_INT_EN_BIT | SPRD_WDT_RST_EN_BIT;
188*4882a593Smuzhiyun 	writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
189*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
190*4882a593Smuzhiyun 	set_bit(WDOG_HW_RUNNING, &wdd->status);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
sprd_wdt_stop(struct watchdog_device * wdd)195*4882a593Smuzhiyun static int sprd_wdt_stop(struct watchdog_device *wdd)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct sprd_wdt *wdt = to_sprd_wdt(wdd);
198*4882a593Smuzhiyun 	u32 val;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	sprd_wdt_unlock(wdt->base);
201*4882a593Smuzhiyun 	val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
202*4882a593Smuzhiyun 	val &= ~(SPRD_WDT_CNT_EN_BIT | SPRD_WDT_RST_EN_BIT |
203*4882a593Smuzhiyun 		SPRD_WDT_INT_EN_BIT);
204*4882a593Smuzhiyun 	writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
205*4882a593Smuzhiyun 	sprd_wdt_lock(wdt->base);
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
sprd_wdt_set_timeout(struct watchdog_device * wdd,u32 timeout)209*4882a593Smuzhiyun static int sprd_wdt_set_timeout(struct watchdog_device *wdd,
210*4882a593Smuzhiyun 				u32 timeout)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct sprd_wdt *wdt = to_sprd_wdt(wdd);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (timeout == wdd->timeout)
215*4882a593Smuzhiyun 		return 0;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	wdd->timeout = timeout;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return sprd_wdt_load_value(wdt, timeout, wdd->pretimeout);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
sprd_wdt_set_pretimeout(struct watchdog_device * wdd,u32 new_pretimeout)222*4882a593Smuzhiyun static int sprd_wdt_set_pretimeout(struct watchdog_device *wdd,
223*4882a593Smuzhiyun 				   u32 new_pretimeout)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct sprd_wdt *wdt = to_sprd_wdt(wdd);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (new_pretimeout < wdd->min_timeout)
228*4882a593Smuzhiyun 		return -EINVAL;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	wdd->pretimeout = new_pretimeout;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return sprd_wdt_load_value(wdt, wdd->timeout, new_pretimeout);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
sprd_wdt_get_timeleft(struct watchdog_device * wdd)235*4882a593Smuzhiyun static u32 sprd_wdt_get_timeleft(struct watchdog_device *wdd)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct sprd_wdt *wdt = to_sprd_wdt(wdd);
238*4882a593Smuzhiyun 	u32 val;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	val = sprd_wdt_get_cnt_value(wdt);
241*4882a593Smuzhiyun 	return val / SPRD_WDT_CNT_STEP;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct watchdog_ops sprd_wdt_ops = {
245*4882a593Smuzhiyun 	.owner = THIS_MODULE,
246*4882a593Smuzhiyun 	.start = sprd_wdt_start,
247*4882a593Smuzhiyun 	.stop = sprd_wdt_stop,
248*4882a593Smuzhiyun 	.set_timeout = sprd_wdt_set_timeout,
249*4882a593Smuzhiyun 	.set_pretimeout = sprd_wdt_set_pretimeout,
250*4882a593Smuzhiyun 	.get_timeleft = sprd_wdt_get_timeleft,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct watchdog_info sprd_wdt_info = {
254*4882a593Smuzhiyun 	.options = WDIOF_SETTIMEOUT |
255*4882a593Smuzhiyun 		   WDIOF_PRETIMEOUT |
256*4882a593Smuzhiyun 		   WDIOF_MAGICCLOSE |
257*4882a593Smuzhiyun 		   WDIOF_KEEPALIVEPING,
258*4882a593Smuzhiyun 	.identity = "Spreadtrum Watchdog Timer",
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
sprd_wdt_probe(struct platform_device * pdev)261*4882a593Smuzhiyun static int sprd_wdt_probe(struct platform_device *pdev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
264*4882a593Smuzhiyun 	struct sprd_wdt *wdt;
265*4882a593Smuzhiyun 	int ret;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
268*4882a593Smuzhiyun 	if (!wdt)
269*4882a593Smuzhiyun 		return -ENOMEM;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	wdt->base = devm_platform_ioremap_resource(pdev, 0);
272*4882a593Smuzhiyun 	if (IS_ERR(wdt->base))
273*4882a593Smuzhiyun 		return PTR_ERR(wdt->base);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	wdt->enable = devm_clk_get(dev, "enable");
276*4882a593Smuzhiyun 	if (IS_ERR(wdt->enable)) {
277*4882a593Smuzhiyun 		dev_err(dev, "can't get the enable clock\n");
278*4882a593Smuzhiyun 		return PTR_ERR(wdt->enable);
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	wdt->rtc_enable = devm_clk_get(dev, "rtc_enable");
282*4882a593Smuzhiyun 	if (IS_ERR(wdt->rtc_enable)) {
283*4882a593Smuzhiyun 		dev_err(dev, "can't get the rtc enable clock\n");
284*4882a593Smuzhiyun 		return PTR_ERR(wdt->rtc_enable);
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	wdt->irq = platform_get_irq(pdev, 0);
288*4882a593Smuzhiyun 	if (wdt->irq < 0)
289*4882a593Smuzhiyun 		return wdt->irq;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ret = devm_request_irq(dev, wdt->irq, sprd_wdt_isr, IRQF_NO_SUSPEND,
292*4882a593Smuzhiyun 			       "sprd-wdt", (void *)wdt);
293*4882a593Smuzhiyun 	if (ret) {
294*4882a593Smuzhiyun 		dev_err(dev, "failed to register irq\n");
295*4882a593Smuzhiyun 		return ret;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	wdt->wdd.info = &sprd_wdt_info;
299*4882a593Smuzhiyun 	wdt->wdd.ops = &sprd_wdt_ops;
300*4882a593Smuzhiyun 	wdt->wdd.parent = dev;
301*4882a593Smuzhiyun 	wdt->wdd.min_timeout = SPRD_WDT_MIN_TIMEOUT;
302*4882a593Smuzhiyun 	wdt->wdd.max_timeout = SPRD_WDT_MAX_TIMEOUT;
303*4882a593Smuzhiyun 	wdt->wdd.timeout = SPRD_WDT_MAX_TIMEOUT;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	ret = sprd_wdt_enable(wdt);
306*4882a593Smuzhiyun 	if (ret) {
307*4882a593Smuzhiyun 		dev_err(dev, "failed to enable wdt\n");
308*4882a593Smuzhiyun 		return ret;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev, sprd_wdt_disable, wdt);
311*4882a593Smuzhiyun 	if (ret) {
312*4882a593Smuzhiyun 		dev_err(dev, "Failed to add wdt disable action\n");
313*4882a593Smuzhiyun 		return ret;
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	watchdog_set_nowayout(&wdt->wdd, WATCHDOG_NOWAYOUT);
317*4882a593Smuzhiyun 	watchdog_init_timeout(&wdt->wdd, 0, dev);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, &wdt->wdd);
320*4882a593Smuzhiyun 	if (ret) {
321*4882a593Smuzhiyun 		sprd_wdt_disable(wdt);
322*4882a593Smuzhiyun 		return ret;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wdt);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sprd_wdt_pm_suspend(struct device * dev)329*4882a593Smuzhiyun static int __maybe_unused sprd_wdt_pm_suspend(struct device *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct sprd_wdt *wdt = dev_get_drvdata(dev);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
334*4882a593Smuzhiyun 		sprd_wdt_stop(&wdt->wdd);
335*4882a593Smuzhiyun 	sprd_wdt_disable(wdt);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
sprd_wdt_pm_resume(struct device * dev)340*4882a593Smuzhiyun static int __maybe_unused sprd_wdt_pm_resume(struct device *dev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct sprd_wdt *wdt = dev_get_drvdata(dev);
343*4882a593Smuzhiyun 	int ret;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret = sprd_wdt_enable(wdt);
346*4882a593Smuzhiyun 	if (ret)
347*4882a593Smuzhiyun 		return ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
350*4882a593Smuzhiyun 		ret = sprd_wdt_start(&wdt->wdd);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return ret;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const struct dev_pm_ops sprd_wdt_pm_ops = {
356*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(sprd_wdt_pm_suspend,
357*4882a593Smuzhiyun 				sprd_wdt_pm_resume)
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static const struct of_device_id sprd_wdt_match_table[] = {
361*4882a593Smuzhiyun 	{ .compatible = "sprd,sp9860-wdt", },
362*4882a593Smuzhiyun 	{},
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_wdt_match_table);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct platform_driver sprd_watchdog_driver = {
367*4882a593Smuzhiyun 	.probe	= sprd_wdt_probe,
368*4882a593Smuzhiyun 	.driver	= {
369*4882a593Smuzhiyun 		.name = "sprd-wdt",
370*4882a593Smuzhiyun 		.of_match_table = sprd_wdt_match_table,
371*4882a593Smuzhiyun 		.pm = &sprd_wdt_pm_ops,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun module_platform_driver(sprd_watchdog_driver);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun MODULE_AUTHOR("Eric Long <eric.long@spreadtrum.com>");
377*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum Watchdog Timer Controller Driver");
378*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
379