xref: /OK3568_Linux_fs/kernel/drivers/watchdog/sp5100_tco.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	sp5100_tco :	TCO timer driver for sp5100 chipsets
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	(c) Copyright 2009 Google Inc., All Rights Reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	Based on i8xx_tco.c:
8*4882a593Smuzhiyun  *	(c) Copyright 2000 kernel concepts <nils@kernelconcepts.de>, All Rights
9*4882a593Smuzhiyun  *	Reserved.
10*4882a593Smuzhiyun  *				https://www.kernelconcepts.de
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *	See AMD Publication 43009 "AMD SB700/710/750 Register Reference Guide",
13*4882a593Smuzhiyun  *	    AMD Publication 45482 "AMD SB800-Series Southbridges Register
14*4882a593Smuzhiyun  *	                                                      Reference Guide"
15*4882a593Smuzhiyun  *	    AMD Publication 48751 "BIOS and Kernel Developer’s Guide (BKDG)
16*4882a593Smuzhiyun  *				for AMD Family 16h Models 00h-0Fh Processors"
17*4882a593Smuzhiyun  *	    AMD Publication 51192 "AMD Bolton FCH Register Reference Guide"
18*4882a593Smuzhiyun  *	    AMD Publication 52740 "BIOS and Kernel Developer’s Guide (BKDG)
19*4882a593Smuzhiyun  *				for AMD Family 16h Models 30h-3Fh Processors"
20*4882a593Smuzhiyun  *	    AMD Publication 55570-B1-PUB "Processor Programming Reference (PPR)
21*4882a593Smuzhiyun  *				for AMD Family 17h Model 18h, Revision B1
22*4882a593Smuzhiyun  *				Processors (PUB)
23*4882a593Smuzhiyun  *	    AMD Publication 55772-A1-PUB "Processor Programming Reference (PPR)
24*4882a593Smuzhiyun  *				for AMD Family 17h Model 20h, Revision A1
25*4882a593Smuzhiyun  *				Processors (PUB)
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  *	Includes, defines, variables, module parameters, ...
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <linux/init.h>
35*4882a593Smuzhiyun #include <linux/io.h>
36*4882a593Smuzhiyun #include <linux/ioport.h>
37*4882a593Smuzhiyun #include <linux/module.h>
38*4882a593Smuzhiyun #include <linux/moduleparam.h>
39*4882a593Smuzhiyun #include <linux/pci.h>
40*4882a593Smuzhiyun #include <linux/platform_device.h>
41*4882a593Smuzhiyun #include <linux/types.h>
42*4882a593Smuzhiyun #include <linux/watchdog.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include "sp5100_tco.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TCO_DRIVER_NAME	"sp5100-tco"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* internal variables */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun enum tco_reg_layout {
51*4882a593Smuzhiyun 	sp5100, sb800, efch
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct sp5100_tco {
55*4882a593Smuzhiyun 	struct watchdog_device wdd;
56*4882a593Smuzhiyun 	void __iomem *tcobase;
57*4882a593Smuzhiyun 	enum tco_reg_layout tco_reg_layout;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* the watchdog platform device */
61*4882a593Smuzhiyun static struct platform_device *sp5100_tco_platform_device;
62*4882a593Smuzhiyun /* the associated PCI device */
63*4882a593Smuzhiyun static struct pci_dev *sp5100_tco_pci;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* module parameters */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define WATCHDOG_HEARTBEAT 60	/* 60 sec default heartbeat. */
68*4882a593Smuzhiyun static int heartbeat = WATCHDOG_HEARTBEAT;  /* in seconds */
69*4882a593Smuzhiyun module_param(heartbeat, int, 0);
70*4882a593Smuzhiyun MODULE_PARM_DESC(heartbeat, "Watchdog heartbeat in seconds. (default="
71*4882a593Smuzhiyun 		 __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
74*4882a593Smuzhiyun module_param(nowayout, bool, 0);
75*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started."
76*4882a593Smuzhiyun 		" (default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Some TCO specific functions
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun 
tco_reg_layout(struct pci_dev * dev)82*4882a593Smuzhiyun static enum tco_reg_layout tco_reg_layout(struct pci_dev *dev)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	if (dev->vendor == PCI_VENDOR_ID_ATI &&
85*4882a593Smuzhiyun 	    dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
86*4882a593Smuzhiyun 	    dev->revision < 0x40) {
87*4882a593Smuzhiyun 		return sp5100;
88*4882a593Smuzhiyun 	} else if (dev->vendor == PCI_VENDOR_ID_AMD &&
89*4882a593Smuzhiyun 	    ((dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
90*4882a593Smuzhiyun 	     dev->revision >= 0x41) ||
91*4882a593Smuzhiyun 	    (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
92*4882a593Smuzhiyun 	     dev->revision >= 0x49))) {
93*4882a593Smuzhiyun 		return efch;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	return sb800;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
tco_timer_start(struct watchdog_device * wdd)98*4882a593Smuzhiyun static int tco_timer_start(struct watchdog_device *wdd)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct sp5100_tco *tco = watchdog_get_drvdata(wdd);
101*4882a593Smuzhiyun 	u32 val;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	val = readl(SP5100_WDT_CONTROL(tco->tcobase));
104*4882a593Smuzhiyun 	val |= SP5100_WDT_START_STOP_BIT;
105*4882a593Smuzhiyun 	writel(val, SP5100_WDT_CONTROL(tco->tcobase));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
tco_timer_stop(struct watchdog_device * wdd)110*4882a593Smuzhiyun static int tco_timer_stop(struct watchdog_device *wdd)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct sp5100_tco *tco = watchdog_get_drvdata(wdd);
113*4882a593Smuzhiyun 	u32 val;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	val = readl(SP5100_WDT_CONTROL(tco->tcobase));
116*4882a593Smuzhiyun 	val &= ~SP5100_WDT_START_STOP_BIT;
117*4882a593Smuzhiyun 	writel(val, SP5100_WDT_CONTROL(tco->tcobase));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
tco_timer_ping(struct watchdog_device * wdd)122*4882a593Smuzhiyun static int tco_timer_ping(struct watchdog_device *wdd)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct sp5100_tco *tco = watchdog_get_drvdata(wdd);
125*4882a593Smuzhiyun 	u32 val;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	val = readl(SP5100_WDT_CONTROL(tco->tcobase));
128*4882a593Smuzhiyun 	val |= SP5100_WDT_TRIGGER_BIT;
129*4882a593Smuzhiyun 	writel(val, SP5100_WDT_CONTROL(tco->tcobase));
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
tco_timer_set_timeout(struct watchdog_device * wdd,unsigned int t)134*4882a593Smuzhiyun static int tco_timer_set_timeout(struct watchdog_device *wdd,
135*4882a593Smuzhiyun 				 unsigned int t)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct sp5100_tco *tco = watchdog_get_drvdata(wdd);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Write new heartbeat to watchdog */
140*4882a593Smuzhiyun 	writel(t, SP5100_WDT_COUNT(tco->tcobase));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	wdd->timeout = t;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
sp5100_tco_read_pm_reg8(u8 index)147*4882a593Smuzhiyun static u8 sp5100_tco_read_pm_reg8(u8 index)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	outb(index, SP5100_IO_PM_INDEX_REG);
150*4882a593Smuzhiyun 	return inb(SP5100_IO_PM_DATA_REG);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
sp5100_tco_update_pm_reg8(u8 index,u8 reset,u8 set)153*4882a593Smuzhiyun static void sp5100_tco_update_pm_reg8(u8 index, u8 reset, u8 set)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	u8 val;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	outb(index, SP5100_IO_PM_INDEX_REG);
158*4882a593Smuzhiyun 	val = inb(SP5100_IO_PM_DATA_REG);
159*4882a593Smuzhiyun 	val &= reset;
160*4882a593Smuzhiyun 	val |= set;
161*4882a593Smuzhiyun 	outb(val, SP5100_IO_PM_DATA_REG);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
tco_timer_enable(struct sp5100_tco * tco)164*4882a593Smuzhiyun static void tco_timer_enable(struct sp5100_tco *tco)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u32 val;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	switch (tco->tco_reg_layout) {
169*4882a593Smuzhiyun 	case sb800:
170*4882a593Smuzhiyun 		/* For SB800 or later */
171*4882a593Smuzhiyun 		/* Set the Watchdog timer resolution to 1 sec */
172*4882a593Smuzhiyun 		sp5100_tco_update_pm_reg8(SB800_PM_WATCHDOG_CONFIG,
173*4882a593Smuzhiyun 					  0xff, SB800_PM_WATCHDOG_SECOND_RES);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		/* Enable watchdog decode bit and watchdog timer */
176*4882a593Smuzhiyun 		sp5100_tco_update_pm_reg8(SB800_PM_WATCHDOG_CONTROL,
177*4882a593Smuzhiyun 					  ~SB800_PM_WATCHDOG_DISABLE,
178*4882a593Smuzhiyun 					  SB800_PCI_WATCHDOG_DECODE_EN);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case sp5100:
181*4882a593Smuzhiyun 		/* For SP5100 or SB7x0 */
182*4882a593Smuzhiyun 		/* Enable watchdog decode bit */
183*4882a593Smuzhiyun 		pci_read_config_dword(sp5100_tco_pci,
184*4882a593Smuzhiyun 				      SP5100_PCI_WATCHDOG_MISC_REG,
185*4882a593Smuzhiyun 				      &val);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		val |= SP5100_PCI_WATCHDOG_DECODE_EN;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		pci_write_config_dword(sp5100_tco_pci,
190*4882a593Smuzhiyun 				       SP5100_PCI_WATCHDOG_MISC_REG,
191*4882a593Smuzhiyun 				       val);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		/* Enable Watchdog timer and set the resolution to 1 sec */
194*4882a593Smuzhiyun 		sp5100_tco_update_pm_reg8(SP5100_PM_WATCHDOG_CONTROL,
195*4882a593Smuzhiyun 					  ~SP5100_PM_WATCHDOG_DISABLE,
196*4882a593Smuzhiyun 					  SP5100_PM_WATCHDOG_SECOND_RES);
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	case efch:
199*4882a593Smuzhiyun 		/* Set the Watchdog timer resolution to 1 sec and enable */
200*4882a593Smuzhiyun 		sp5100_tco_update_pm_reg8(EFCH_PM_DECODEEN3,
201*4882a593Smuzhiyun 					  ~EFCH_PM_WATCHDOG_DISABLE,
202*4882a593Smuzhiyun 					  EFCH_PM_DECODEEN_SECOND_RES);
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
sp5100_tco_read_pm_reg32(u8 index)207*4882a593Smuzhiyun static u32 sp5100_tco_read_pm_reg32(u8 index)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	u32 val = 0;
210*4882a593Smuzhiyun 	int i;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	for (i = 3; i >= 0; i--)
213*4882a593Smuzhiyun 		val = (val << 8) + sp5100_tco_read_pm_reg8(index + i);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return val;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
sp5100_tco_setupdevice(struct device * dev,struct watchdog_device * wdd)218*4882a593Smuzhiyun static int sp5100_tco_setupdevice(struct device *dev,
219*4882a593Smuzhiyun 				  struct watchdog_device *wdd)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct sp5100_tco *tco = watchdog_get_drvdata(wdd);
222*4882a593Smuzhiyun 	const char *dev_name;
223*4882a593Smuzhiyun 	u32 mmio_addr = 0, val;
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Request the IO ports used by this driver */
227*4882a593Smuzhiyun 	if (!request_muxed_region(SP5100_IO_PM_INDEX_REG,
228*4882a593Smuzhiyun 				  SP5100_PM_IOPORTS_SIZE, "sp5100_tco")) {
229*4882a593Smuzhiyun 		dev_err(dev, "I/O address 0x%04x already in use\n",
230*4882a593Smuzhiyun 			SP5100_IO_PM_INDEX_REG);
231*4882a593Smuzhiyun 		return -EBUSY;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/*
235*4882a593Smuzhiyun 	 * Determine type of southbridge chipset.
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	switch (tco->tco_reg_layout) {
238*4882a593Smuzhiyun 	case sp5100:
239*4882a593Smuzhiyun 		dev_name = SP5100_DEVNAME;
240*4882a593Smuzhiyun 		mmio_addr = sp5100_tco_read_pm_reg32(SP5100_PM_WATCHDOG_BASE) &
241*4882a593Smuzhiyun 								0xfffffff8;
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	case sb800:
244*4882a593Smuzhiyun 		dev_name = SB800_DEVNAME;
245*4882a593Smuzhiyun 		mmio_addr = sp5100_tco_read_pm_reg32(SB800_PM_WATCHDOG_BASE) &
246*4882a593Smuzhiyun 								0xfffffff8;
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	case efch:
249*4882a593Smuzhiyun 		dev_name = SB800_DEVNAME;
250*4882a593Smuzhiyun 		/*
251*4882a593Smuzhiyun 		 * On Family 17h devices, the EFCH_PM_DECODEEN_WDT_TMREN bit of
252*4882a593Smuzhiyun 		 * EFCH_PM_DECODEEN not only enables the EFCH_PM_WDT_ADDR memory
253*4882a593Smuzhiyun 		 * region, it also enables the watchdog itself.
254*4882a593Smuzhiyun 		 */
255*4882a593Smuzhiyun 		if (boot_cpu_data.x86 == 0x17) {
256*4882a593Smuzhiyun 			val = sp5100_tco_read_pm_reg8(EFCH_PM_DECODEEN);
257*4882a593Smuzhiyun 			if (!(val & EFCH_PM_DECODEEN_WDT_TMREN)) {
258*4882a593Smuzhiyun 				sp5100_tco_update_pm_reg8(EFCH_PM_DECODEEN, 0xff,
259*4882a593Smuzhiyun 							  EFCH_PM_DECODEEN_WDT_TMREN);
260*4882a593Smuzhiyun 			}
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 		val = sp5100_tco_read_pm_reg8(EFCH_PM_DECODEEN);
263*4882a593Smuzhiyun 		if (val & EFCH_PM_DECODEEN_WDT_TMREN)
264*4882a593Smuzhiyun 			mmio_addr = EFCH_PM_WDT_ADDR;
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 	default:
267*4882a593Smuzhiyun 		return -ENODEV;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Check MMIO address conflict */
271*4882a593Smuzhiyun 	if (!mmio_addr ||
272*4882a593Smuzhiyun 	    !devm_request_mem_region(dev, mmio_addr, SP5100_WDT_MEM_MAP_SIZE,
273*4882a593Smuzhiyun 				     dev_name)) {
274*4882a593Smuzhiyun 		if (mmio_addr)
275*4882a593Smuzhiyun 			dev_dbg(dev, "MMIO address 0x%08x already in use\n",
276*4882a593Smuzhiyun 				mmio_addr);
277*4882a593Smuzhiyun 		switch (tco->tco_reg_layout) {
278*4882a593Smuzhiyun 		case sp5100:
279*4882a593Smuzhiyun 			/*
280*4882a593Smuzhiyun 			 * Secondly, Find the watchdog timer MMIO address
281*4882a593Smuzhiyun 			 * from SBResource_MMIO register.
282*4882a593Smuzhiyun 			 */
283*4882a593Smuzhiyun 			/* Read SBResource_MMIO from PCI config(PCI_Reg: 9Ch) */
284*4882a593Smuzhiyun 			pci_read_config_dword(sp5100_tco_pci,
285*4882a593Smuzhiyun 					      SP5100_SB_RESOURCE_MMIO_BASE,
286*4882a593Smuzhiyun 					      &mmio_addr);
287*4882a593Smuzhiyun 			if ((mmio_addr & (SB800_ACPI_MMIO_DECODE_EN |
288*4882a593Smuzhiyun 					  SB800_ACPI_MMIO_SEL)) !=
289*4882a593Smuzhiyun 						  SB800_ACPI_MMIO_DECODE_EN) {
290*4882a593Smuzhiyun 				ret = -ENODEV;
291*4882a593Smuzhiyun 				goto unreg_region;
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 			mmio_addr &= ~0xFFF;
294*4882a593Smuzhiyun 			mmio_addr += SB800_PM_WDT_MMIO_OFFSET;
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 		case sb800:
297*4882a593Smuzhiyun 			/* Read SBResource_MMIO from AcpiMmioEn(PM_Reg: 24h) */
298*4882a593Smuzhiyun 			mmio_addr =
299*4882a593Smuzhiyun 				sp5100_tco_read_pm_reg32(SB800_PM_ACPI_MMIO_EN);
300*4882a593Smuzhiyun 			if ((mmio_addr & (SB800_ACPI_MMIO_DECODE_EN |
301*4882a593Smuzhiyun 					  SB800_ACPI_MMIO_SEL)) !=
302*4882a593Smuzhiyun 						  SB800_ACPI_MMIO_DECODE_EN) {
303*4882a593Smuzhiyun 				ret = -ENODEV;
304*4882a593Smuzhiyun 				goto unreg_region;
305*4882a593Smuzhiyun 			}
306*4882a593Smuzhiyun 			mmio_addr &= ~0xFFF;
307*4882a593Smuzhiyun 			mmio_addr += SB800_PM_WDT_MMIO_OFFSET;
308*4882a593Smuzhiyun 			break;
309*4882a593Smuzhiyun 		case efch:
310*4882a593Smuzhiyun 			val = sp5100_tco_read_pm_reg8(EFCH_PM_ISACONTROL);
311*4882a593Smuzhiyun 			if (!(val & EFCH_PM_ISACONTROL_MMIOEN)) {
312*4882a593Smuzhiyun 				ret = -ENODEV;
313*4882a593Smuzhiyun 				goto unreg_region;
314*4882a593Smuzhiyun 			}
315*4882a593Smuzhiyun 			mmio_addr = EFCH_PM_ACPI_MMIO_ADDR +
316*4882a593Smuzhiyun 				    EFCH_PM_ACPI_MMIO_WDT_OFFSET;
317*4882a593Smuzhiyun 			break;
318*4882a593Smuzhiyun 		}
319*4882a593Smuzhiyun 		dev_dbg(dev, "Got 0x%08x from SBResource_MMIO register\n",
320*4882a593Smuzhiyun 			mmio_addr);
321*4882a593Smuzhiyun 		if (!devm_request_mem_region(dev, mmio_addr,
322*4882a593Smuzhiyun 					     SP5100_WDT_MEM_MAP_SIZE,
323*4882a593Smuzhiyun 					     dev_name)) {
324*4882a593Smuzhiyun 			dev_dbg(dev, "MMIO address 0x%08x already in use\n",
325*4882a593Smuzhiyun 				mmio_addr);
326*4882a593Smuzhiyun 			ret = -EBUSY;
327*4882a593Smuzhiyun 			goto unreg_region;
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	tco->tcobase = devm_ioremap(dev, mmio_addr, SP5100_WDT_MEM_MAP_SIZE);
332*4882a593Smuzhiyun 	if (!tco->tcobase) {
333*4882a593Smuzhiyun 		dev_err(dev, "failed to get tcobase address\n");
334*4882a593Smuzhiyun 		ret = -ENOMEM;
335*4882a593Smuzhiyun 		goto unreg_region;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	dev_info(dev, "Using 0x%08x for watchdog MMIO address\n", mmio_addr);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Setup the watchdog timer */
341*4882a593Smuzhiyun 	tco_timer_enable(tco);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	val = readl(SP5100_WDT_CONTROL(tco->tcobase));
344*4882a593Smuzhiyun 	if (val & SP5100_WDT_DISABLED) {
345*4882a593Smuzhiyun 		dev_err(dev, "Watchdog hardware is disabled\n");
346*4882a593Smuzhiyun 		ret = -ENODEV;
347*4882a593Smuzhiyun 		goto unreg_region;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/*
351*4882a593Smuzhiyun 	 * Save WatchDogFired status, because WatchDogFired flag is
352*4882a593Smuzhiyun 	 * cleared here.
353*4882a593Smuzhiyun 	 */
354*4882a593Smuzhiyun 	if (val & SP5100_WDT_FIRED)
355*4882a593Smuzhiyun 		wdd->bootstatus = WDIOF_CARDRESET;
356*4882a593Smuzhiyun 	/* Set watchdog action to reset the system */
357*4882a593Smuzhiyun 	val &= ~SP5100_WDT_ACTION_RESET;
358*4882a593Smuzhiyun 	writel(val, SP5100_WDT_CONTROL(tco->tcobase));
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Set a reasonable heartbeat before we stop the timer */
361*4882a593Smuzhiyun 	tco_timer_set_timeout(wdd, wdd->timeout);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/*
364*4882a593Smuzhiyun 	 * Stop the TCO before we change anything so we don't race with
365*4882a593Smuzhiyun 	 * a zeroed timer.
366*4882a593Smuzhiyun 	 */
367*4882a593Smuzhiyun 	tco_timer_stop(wdd);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	release_region(SP5100_IO_PM_INDEX_REG, SP5100_PM_IOPORTS_SIZE);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return 0;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun unreg_region:
374*4882a593Smuzhiyun 	release_region(SP5100_IO_PM_INDEX_REG, SP5100_PM_IOPORTS_SIZE);
375*4882a593Smuzhiyun 	return ret;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static struct watchdog_info sp5100_tco_wdt_info = {
379*4882a593Smuzhiyun 	.identity = "SP5100 TCO timer",
380*4882a593Smuzhiyun 	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const struct watchdog_ops sp5100_tco_wdt_ops = {
384*4882a593Smuzhiyun 	.owner = THIS_MODULE,
385*4882a593Smuzhiyun 	.start = tco_timer_start,
386*4882a593Smuzhiyun 	.stop = tco_timer_stop,
387*4882a593Smuzhiyun 	.ping = tco_timer_ping,
388*4882a593Smuzhiyun 	.set_timeout = tco_timer_set_timeout,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
sp5100_tco_probe(struct platform_device * pdev)391*4882a593Smuzhiyun static int sp5100_tco_probe(struct platform_device *pdev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
394*4882a593Smuzhiyun 	struct watchdog_device *wdd;
395*4882a593Smuzhiyun 	struct sp5100_tco *tco;
396*4882a593Smuzhiyun 	int ret;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	tco = devm_kzalloc(dev, sizeof(*tco), GFP_KERNEL);
399*4882a593Smuzhiyun 	if (!tco)
400*4882a593Smuzhiyun 		return -ENOMEM;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	tco->tco_reg_layout = tco_reg_layout(sp5100_tco_pci);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	wdd = &tco->wdd;
405*4882a593Smuzhiyun 	wdd->parent = dev;
406*4882a593Smuzhiyun 	wdd->info = &sp5100_tco_wdt_info;
407*4882a593Smuzhiyun 	wdd->ops = &sp5100_tco_wdt_ops;
408*4882a593Smuzhiyun 	wdd->timeout = WATCHDOG_HEARTBEAT;
409*4882a593Smuzhiyun 	wdd->min_timeout = 1;
410*4882a593Smuzhiyun 	wdd->max_timeout = 0xffff;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	watchdog_init_timeout(wdd, heartbeat, NULL);
413*4882a593Smuzhiyun 	watchdog_set_nowayout(wdd, nowayout);
414*4882a593Smuzhiyun 	watchdog_stop_on_reboot(wdd);
415*4882a593Smuzhiyun 	watchdog_stop_on_unregister(wdd);
416*4882a593Smuzhiyun 	watchdog_set_drvdata(wdd, tco);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	ret = sp5100_tco_setupdevice(dev, wdd);
419*4882a593Smuzhiyun 	if (ret)
420*4882a593Smuzhiyun 		return ret;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, wdd);
423*4882a593Smuzhiyun 	if (ret)
424*4882a593Smuzhiyun 		return ret;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Show module parameters */
427*4882a593Smuzhiyun 	dev_info(dev, "initialized. heartbeat=%d sec (nowayout=%d)\n",
428*4882a593Smuzhiyun 		 wdd->timeout, nowayout);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static struct platform_driver sp5100_tco_driver = {
434*4882a593Smuzhiyun 	.probe		= sp5100_tco_probe,
435*4882a593Smuzhiyun 	.driver		= {
436*4882a593Smuzhiyun 		.name	= TCO_DRIVER_NAME,
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun  * Data for PCI driver interface
442*4882a593Smuzhiyun  *
443*4882a593Smuzhiyun  * This data only exists for exporting the supported
444*4882a593Smuzhiyun  * PCI ids via MODULE_DEVICE_TABLE.  We do not actually
445*4882a593Smuzhiyun  * register a pci_driver, because someone else might
446*4882a593Smuzhiyun  * want to register another driver on the same PCI id.
447*4882a593Smuzhiyun  */
448*4882a593Smuzhiyun static const struct pci_device_id sp5100_tco_pci_tbl[] = {
449*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, PCI_ANY_ID,
450*4882a593Smuzhiyun 	  PCI_ANY_ID, },
451*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, PCI_ANY_ID,
452*4882a593Smuzhiyun 	  PCI_ANY_ID, },
453*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS, PCI_ANY_ID,
454*4882a593Smuzhiyun 	  PCI_ANY_ID, },
455*4882a593Smuzhiyun 	{ 0, },			/* End of list */
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sp5100_tco_pci_tbl);
458*4882a593Smuzhiyun 
sp5100_tco_init(void)459*4882a593Smuzhiyun static int __init sp5100_tco_init(void)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct pci_dev *dev = NULL;
462*4882a593Smuzhiyun 	int err;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Match the PCI device */
465*4882a593Smuzhiyun 	for_each_pci_dev(dev) {
466*4882a593Smuzhiyun 		if (pci_match_id(sp5100_tco_pci_tbl, dev) != NULL) {
467*4882a593Smuzhiyun 			sp5100_tco_pci = dev;
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (!sp5100_tco_pci)
473*4882a593Smuzhiyun 		return -ENODEV;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	pr_info("SP5100/SB800 TCO WatchDog Timer Driver\n");
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	err = platform_driver_register(&sp5100_tco_driver);
478*4882a593Smuzhiyun 	if (err)
479*4882a593Smuzhiyun 		return err;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	sp5100_tco_platform_device =
482*4882a593Smuzhiyun 		platform_device_register_simple(TCO_DRIVER_NAME, -1, NULL, 0);
483*4882a593Smuzhiyun 	if (IS_ERR(sp5100_tco_platform_device)) {
484*4882a593Smuzhiyun 		err = PTR_ERR(sp5100_tco_platform_device);
485*4882a593Smuzhiyun 		goto unreg_platform_driver;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun unreg_platform_driver:
491*4882a593Smuzhiyun 	platform_driver_unregister(&sp5100_tco_driver);
492*4882a593Smuzhiyun 	return err;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
sp5100_tco_exit(void)495*4882a593Smuzhiyun static void __exit sp5100_tco_exit(void)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	platform_device_unregister(sp5100_tco_platform_device);
498*4882a593Smuzhiyun 	platform_driver_unregister(&sp5100_tco_driver);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun module_init(sp5100_tco_init);
502*4882a593Smuzhiyun module_exit(sp5100_tco_exit);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun MODULE_AUTHOR("Priyanka Gupta");
505*4882a593Smuzhiyun MODULE_DESCRIPTION("TCO timer driver for SP5100/SB800 chipset");
506*4882a593Smuzhiyun MODULE_LICENSE("GPL");
507