xref: /OK3568_Linux_fs/kernel/drivers/watchdog/sama5d4_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Atmel SAMA5D4 Watchdog Timer
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015-2019 Microchip Technology Inc. and its subsidiaries
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reboot.h>
18*4882a593Smuzhiyun #include <linux/watchdog.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "at91sam9_wdt.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* minimum and maximum watchdog timeout, in seconds */
23*4882a593Smuzhiyun #define MIN_WDT_TIMEOUT		1
24*4882a593Smuzhiyun #define MAX_WDT_TIMEOUT		16
25*4882a593Smuzhiyun #define WDT_DEFAULT_TIMEOUT	MAX_WDT_TIMEOUT
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define WDT_SEC2TICKS(s)	((s) ? (((s) << 8) - 1) : 0)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct sama5d4_wdt {
30*4882a593Smuzhiyun 	struct watchdog_device	wdd;
31*4882a593Smuzhiyun 	void __iomem		*reg_base;
32*4882a593Smuzhiyun 	u32			mr;
33*4882a593Smuzhiyun 	u32			ir;
34*4882a593Smuzhiyun 	unsigned long		last_ping;
35*4882a593Smuzhiyun 	bool			need_irq;
36*4882a593Smuzhiyun 	bool			sam9x60_support;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static int wdt_timeout;
40*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun module_param(wdt_timeout, int, 0);
43*4882a593Smuzhiyun MODULE_PARM_DESC(wdt_timeout,
44*4882a593Smuzhiyun 	"Watchdog timeout in seconds. (default = "
45*4882a593Smuzhiyun 	__MODULE_STRING(WDT_DEFAULT_TIMEOUT) ")");
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun module_param(nowayout, bool, 0);
48*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout,
49*4882a593Smuzhiyun 	"Watchdog cannot be stopped once started (default="
50*4882a593Smuzhiyun 	__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define wdt_enabled (!(wdt->mr & AT91_WDT_WDDIS))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define wdt_read(wdt, field) \
55*4882a593Smuzhiyun 	readl_relaxed((wdt)->reg_base + (field))
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* 4 slow clock periods is 4/32768 = 122.07µs*/
58*4882a593Smuzhiyun #define WDT_DELAY	usecs_to_jiffies(123)
59*4882a593Smuzhiyun 
wdt_write(struct sama5d4_wdt * wdt,u32 field,u32 val)60*4882a593Smuzhiyun static void wdt_write(struct sama5d4_wdt *wdt, u32 field, u32 val)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	/*
63*4882a593Smuzhiyun 	 * WDT_CR and WDT_MR must not be modified within three slow clock
64*4882a593Smuzhiyun 	 * periods following a restart of the watchdog performed by a write
65*4882a593Smuzhiyun 	 * access in WDT_CR.
66*4882a593Smuzhiyun 	 */
67*4882a593Smuzhiyun 	while (time_before(jiffies, wdt->last_ping + WDT_DELAY))
68*4882a593Smuzhiyun 		usleep_range(30, 125);
69*4882a593Smuzhiyun 	writel_relaxed(val, wdt->reg_base + field);
70*4882a593Smuzhiyun 	wdt->last_ping = jiffies;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
wdt_write_nosleep(struct sama5d4_wdt * wdt,u32 field,u32 val)73*4882a593Smuzhiyun static void wdt_write_nosleep(struct sama5d4_wdt *wdt, u32 field, u32 val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	if (time_before(jiffies, wdt->last_ping + WDT_DELAY))
76*4882a593Smuzhiyun 		udelay(123);
77*4882a593Smuzhiyun 	writel_relaxed(val, wdt->reg_base + field);
78*4882a593Smuzhiyun 	wdt->last_ping = jiffies;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
sama5d4_wdt_start(struct watchdog_device * wdd)81*4882a593Smuzhiyun static int sama5d4_wdt_start(struct watchdog_device *wdd)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = watchdog_get_drvdata(wdd);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (wdt->sam9x60_support) {
86*4882a593Smuzhiyun 		writel_relaxed(wdt->ir, wdt->reg_base + AT91_SAM9X60_IER);
87*4882a593Smuzhiyun 		wdt->mr &= ~AT91_SAM9X60_WDDIS;
88*4882a593Smuzhiyun 	} else {
89*4882a593Smuzhiyun 		wdt->mr &= ~AT91_WDT_WDDIS;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 	wdt_write(wdt, AT91_WDT_MR, wdt->mr);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
sama5d4_wdt_stop(struct watchdog_device * wdd)96*4882a593Smuzhiyun static int sama5d4_wdt_stop(struct watchdog_device *wdd)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = watchdog_get_drvdata(wdd);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (wdt->sam9x60_support) {
101*4882a593Smuzhiyun 		writel_relaxed(wdt->ir, wdt->reg_base + AT91_SAM9X60_IDR);
102*4882a593Smuzhiyun 		wdt->mr |= AT91_SAM9X60_WDDIS;
103*4882a593Smuzhiyun 	} else {
104*4882a593Smuzhiyun 		wdt->mr |= AT91_WDT_WDDIS;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 	wdt_write(wdt, AT91_WDT_MR, wdt->mr);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
sama5d4_wdt_ping(struct watchdog_device * wdd)111*4882a593Smuzhiyun static int sama5d4_wdt_ping(struct watchdog_device *wdd)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = watchdog_get_drvdata(wdd);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	wdt_write(wdt, AT91_WDT_CR, AT91_WDT_KEY | AT91_WDT_WDRSTT);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
sama5d4_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)120*4882a593Smuzhiyun static int sama5d4_wdt_set_timeout(struct watchdog_device *wdd,
121*4882a593Smuzhiyun 				 unsigned int timeout)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = watchdog_get_drvdata(wdd);
124*4882a593Smuzhiyun 	u32 value = WDT_SEC2TICKS(timeout);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (wdt->sam9x60_support) {
127*4882a593Smuzhiyun 		wdt_write(wdt, AT91_SAM9X60_WLR,
128*4882a593Smuzhiyun 			  AT91_SAM9X60_SET_COUNTER(value));
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		wdd->timeout = timeout;
131*4882a593Smuzhiyun 		return 0;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	wdt->mr &= ~AT91_WDT_WDV;
135*4882a593Smuzhiyun 	wdt->mr |= AT91_WDT_SET_WDV(value);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/*
138*4882a593Smuzhiyun 	 * WDDIS has to be 0 when updating WDD/WDV. The datasheet states: When
139*4882a593Smuzhiyun 	 * setting the WDDIS bit, and while it is set, the fields WDV and WDD
140*4882a593Smuzhiyun 	 * must not be modified.
141*4882a593Smuzhiyun 	 * If the watchdog is enabled, then the timeout can be updated. Else,
142*4882a593Smuzhiyun 	 * wait that the user enables it.
143*4882a593Smuzhiyun 	 */
144*4882a593Smuzhiyun 	if (wdt_enabled)
145*4882a593Smuzhiyun 		wdt_write(wdt, AT91_WDT_MR, wdt->mr & ~AT91_WDT_WDDIS);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	wdd->timeout = timeout;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct watchdog_info sama5d4_wdt_info = {
153*4882a593Smuzhiyun 	.options = WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING,
154*4882a593Smuzhiyun 	.identity = "Atmel SAMA5D4 Watchdog",
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct watchdog_ops sama5d4_wdt_ops = {
158*4882a593Smuzhiyun 	.owner = THIS_MODULE,
159*4882a593Smuzhiyun 	.start = sama5d4_wdt_start,
160*4882a593Smuzhiyun 	.stop = sama5d4_wdt_stop,
161*4882a593Smuzhiyun 	.ping = sama5d4_wdt_ping,
162*4882a593Smuzhiyun 	.set_timeout = sama5d4_wdt_set_timeout,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
sama5d4_wdt_irq_handler(int irq,void * dev_id)165*4882a593Smuzhiyun static irqreturn_t sama5d4_wdt_irq_handler(int irq, void *dev_id)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = platform_get_drvdata(dev_id);
168*4882a593Smuzhiyun 	u32 reg;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (wdt->sam9x60_support)
171*4882a593Smuzhiyun 		reg = wdt_read(wdt, AT91_SAM9X60_ISR);
172*4882a593Smuzhiyun 	else
173*4882a593Smuzhiyun 		reg = wdt_read(wdt, AT91_WDT_SR);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (reg) {
176*4882a593Smuzhiyun 		pr_crit("Atmel Watchdog Software Reset\n");
177*4882a593Smuzhiyun 		emergency_restart();
178*4882a593Smuzhiyun 		pr_crit("Reboot didn't succeed\n");
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return IRQ_HANDLED;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
of_sama5d4_wdt_init(struct device_node * np,struct sama5d4_wdt * wdt)184*4882a593Smuzhiyun static int of_sama5d4_wdt_init(struct device_node *np, struct sama5d4_wdt *wdt)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	const char *tmp;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (wdt->sam9x60_support)
189*4882a593Smuzhiyun 		wdt->mr = AT91_SAM9X60_WDDIS;
190*4882a593Smuzhiyun 	else
191*4882a593Smuzhiyun 		wdt->mr = AT91_WDT_WDDIS;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (!of_property_read_string(np, "atmel,watchdog-type", &tmp) &&
194*4882a593Smuzhiyun 	    !strcmp(tmp, "software"))
195*4882a593Smuzhiyun 		wdt->need_irq = true;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (of_property_read_bool(np, "atmel,idle-halt"))
198*4882a593Smuzhiyun 		wdt->mr |= AT91_WDT_WDIDLEHLT;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (of_property_read_bool(np, "atmel,dbg-halt"))
201*4882a593Smuzhiyun 		wdt->mr |= AT91_WDT_WDDBGHLT;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
sama5d4_wdt_init(struct sama5d4_wdt * wdt)206*4882a593Smuzhiyun static int sama5d4_wdt_init(struct sama5d4_wdt *wdt)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u32 reg, val;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	val = WDT_SEC2TICKS(WDT_DEFAULT_TIMEOUT);
211*4882a593Smuzhiyun 	/*
212*4882a593Smuzhiyun 	 * When booting and resuming, the bootloader may have changed the
213*4882a593Smuzhiyun 	 * watchdog configuration.
214*4882a593Smuzhiyun 	 * If the watchdog is already running, we can safely update it.
215*4882a593Smuzhiyun 	 * Else, we have to disable it properly.
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	if (!wdt_enabled) {
218*4882a593Smuzhiyun 		reg = wdt_read(wdt, AT91_WDT_MR);
219*4882a593Smuzhiyun 		if (wdt->sam9x60_support && (!(reg & AT91_SAM9X60_WDDIS)))
220*4882a593Smuzhiyun 			wdt_write_nosleep(wdt, AT91_WDT_MR,
221*4882a593Smuzhiyun 					  reg | AT91_SAM9X60_WDDIS);
222*4882a593Smuzhiyun 		else if (!wdt->sam9x60_support &&
223*4882a593Smuzhiyun 			 (!(reg & AT91_WDT_WDDIS)))
224*4882a593Smuzhiyun 			wdt_write_nosleep(wdt, AT91_WDT_MR,
225*4882a593Smuzhiyun 					  reg | AT91_WDT_WDDIS);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (wdt->sam9x60_support) {
229*4882a593Smuzhiyun 		if (wdt->need_irq)
230*4882a593Smuzhiyun 			wdt->ir = AT91_SAM9X60_PERINT;
231*4882a593Smuzhiyun 		else
232*4882a593Smuzhiyun 			wdt->mr |= AT91_SAM9X60_PERIODRST;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		wdt_write(wdt, AT91_SAM9X60_IER, wdt->ir);
235*4882a593Smuzhiyun 		wdt_write(wdt, AT91_SAM9X60_WLR, AT91_SAM9X60_SET_COUNTER(val));
236*4882a593Smuzhiyun 	} else {
237*4882a593Smuzhiyun 		wdt->mr |= AT91_WDT_SET_WDD(WDT_SEC2TICKS(MAX_WDT_TIMEOUT));
238*4882a593Smuzhiyun 		wdt->mr |= AT91_WDT_SET_WDV(val);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		if (wdt->need_irq)
241*4882a593Smuzhiyun 			wdt->mr |= AT91_WDT_WDFIEN;
242*4882a593Smuzhiyun 		else
243*4882a593Smuzhiyun 			wdt->mr |= AT91_WDT_WDRSTEN;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	wdt_write_nosleep(wdt, AT91_WDT_MR, wdt->mr);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
sama5d4_wdt_probe(struct platform_device * pdev)251*4882a593Smuzhiyun static int sama5d4_wdt_probe(struct platform_device *pdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
254*4882a593Smuzhiyun 	struct watchdog_device *wdd;
255*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt;
256*4882a593Smuzhiyun 	void __iomem *regs;
257*4882a593Smuzhiyun 	u32 irq = 0;
258*4882a593Smuzhiyun 	int ret;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
261*4882a593Smuzhiyun 	if (!wdt)
262*4882a593Smuzhiyun 		return -ENOMEM;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	wdd = &wdt->wdd;
265*4882a593Smuzhiyun 	wdd->timeout = WDT_DEFAULT_TIMEOUT;
266*4882a593Smuzhiyun 	wdd->info = &sama5d4_wdt_info;
267*4882a593Smuzhiyun 	wdd->ops = &sama5d4_wdt_ops;
268*4882a593Smuzhiyun 	wdd->min_timeout = MIN_WDT_TIMEOUT;
269*4882a593Smuzhiyun 	wdd->max_timeout = MAX_WDT_TIMEOUT;
270*4882a593Smuzhiyun 	wdt->last_ping = jiffies;
271*4882a593Smuzhiyun 	wdt->sam9x60_support = of_device_is_compatible(dev->of_node,
272*4882a593Smuzhiyun 						       "microchip,sam9x60-wdt");
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	watchdog_set_drvdata(wdd, wdt);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
277*4882a593Smuzhiyun 	if (IS_ERR(regs))
278*4882a593Smuzhiyun 		return PTR_ERR(regs);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	wdt->reg_base = regs;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ret = of_sama5d4_wdt_init(dev->of_node, wdt);
283*4882a593Smuzhiyun 	if (ret)
284*4882a593Smuzhiyun 		return ret;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (wdt->need_irq) {
287*4882a593Smuzhiyun 		irq = irq_of_parse_and_map(dev->of_node, 0);
288*4882a593Smuzhiyun 		if (!irq) {
289*4882a593Smuzhiyun 			dev_warn(dev, "failed to get IRQ from DT\n");
290*4882a593Smuzhiyun 			wdt->need_irq = false;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (wdt->need_irq) {
295*4882a593Smuzhiyun 		ret = devm_request_irq(dev, irq, sama5d4_wdt_irq_handler,
296*4882a593Smuzhiyun 				       IRQF_SHARED | IRQF_IRQPOLL |
297*4882a593Smuzhiyun 				       IRQF_NO_SUSPEND, pdev->name, pdev);
298*4882a593Smuzhiyun 		if (ret) {
299*4882a593Smuzhiyun 			dev_err(dev, "cannot register interrupt handler\n");
300*4882a593Smuzhiyun 			return ret;
301*4882a593Smuzhiyun 		}
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	watchdog_init_timeout(wdd, wdt_timeout, dev);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ret = sama5d4_wdt_init(wdt);
307*4882a593Smuzhiyun 	if (ret)
308*4882a593Smuzhiyun 		return ret;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	watchdog_set_nowayout(wdd, nowayout);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	watchdog_stop_on_unregister(wdd);
313*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, wdd);
314*4882a593Smuzhiyun 	if (ret)
315*4882a593Smuzhiyun 		return ret;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wdt);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	dev_info(dev, "initialized (timeout = %d sec, nowayout = %d)\n",
320*4882a593Smuzhiyun 		 wdd->timeout, nowayout);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct of_device_id sama5d4_wdt_of_match[] = {
326*4882a593Smuzhiyun 	{
327*4882a593Smuzhiyun 		.compatible = "atmel,sama5d4-wdt",
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	{
330*4882a593Smuzhiyun 		.compatible = "microchip,sam9x60-wdt",
331*4882a593Smuzhiyun 	},
332*4882a593Smuzhiyun 	{ }
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sama5d4_wdt_of_match);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sama5d4_wdt_suspend_late(struct device * dev)337*4882a593Smuzhiyun static int sama5d4_wdt_suspend_late(struct device *dev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = dev_get_drvdata(dev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
342*4882a593Smuzhiyun 		sama5d4_wdt_stop(&wdt->wdd);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
sama5d4_wdt_resume_early(struct device * dev)347*4882a593Smuzhiyun static int sama5d4_wdt_resume_early(struct device *dev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct sama5d4_wdt *wdt = dev_get_drvdata(dev);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/*
352*4882a593Smuzhiyun 	 * FIXME: writing MR also pings the watchdog which may not be desired.
353*4882a593Smuzhiyun 	 * This should only be done when the registers are lost on suspend but
354*4882a593Smuzhiyun 	 * there is no way to get this information right now.
355*4882a593Smuzhiyun 	 */
356*4882a593Smuzhiyun 	sama5d4_wdt_init(wdt);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (watchdog_active(&wdt->wdd))
359*4882a593Smuzhiyun 		sama5d4_wdt_start(&wdt->wdd);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static const struct dev_pm_ops sama5d4_wdt_pm_ops = {
366*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(sama5d4_wdt_suspend_late,
367*4882a593Smuzhiyun 			sama5d4_wdt_resume_early)
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static struct platform_driver sama5d4_wdt_driver = {
371*4882a593Smuzhiyun 	.probe		= sama5d4_wdt_probe,
372*4882a593Smuzhiyun 	.driver		= {
373*4882a593Smuzhiyun 		.name	= "sama5d4_wdt",
374*4882a593Smuzhiyun 		.pm	= &sama5d4_wdt_pm_ops,
375*4882a593Smuzhiyun 		.of_match_table = sama5d4_wdt_of_match,
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun module_platform_driver(sama5d4_wdt_driver);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun MODULE_AUTHOR("Atmel Corporation");
381*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel SAMA5D4 Watchdog Timer driver");
382*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
383