xref: /OK3568_Linux_fs/kernel/drivers/watchdog/rza_wdt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas RZ/A Series WDT Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Renesas Electronics America, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2017 Chris Brandt
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/watchdog.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DEFAULT_TIMEOUT		30
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Watchdog Timer Registers */
21*4882a593Smuzhiyun #define WTCSR			0
22*4882a593Smuzhiyun #define WTCSR_MAGIC		0xA500
23*4882a593Smuzhiyun #define WTSCR_WT		BIT(6)
24*4882a593Smuzhiyun #define WTSCR_TME		BIT(5)
25*4882a593Smuzhiyun #define WTSCR_CKS(i)		(i)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define WTCNT			2
28*4882a593Smuzhiyun #define WTCNT_MAGIC		0x5A00
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define WRCSR			4
31*4882a593Smuzhiyun #define WRCSR_MAGIC		0x5A00
32*4882a593Smuzhiyun #define WRCSR_RSTE		BIT(6)
33*4882a593Smuzhiyun #define WRCSR_CLEAR_WOVF	0xA500	/* special value */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* The maximum CKS register setting value to get the longest timeout */
36*4882a593Smuzhiyun #define CKS_3BIT		0x7
37*4882a593Smuzhiyun #define CKS_4BIT		0xF
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DIVIDER_3BIT		16384	/* Clock divider when CKS = 0x7 */
40*4882a593Smuzhiyun #define DIVIDER_4BIT		4194304	/* Clock divider when CKS = 0xF */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct rza_wdt {
43*4882a593Smuzhiyun 	struct watchdog_device wdev;
44*4882a593Smuzhiyun 	void __iomem *base;
45*4882a593Smuzhiyun 	struct clk *clk;
46*4882a593Smuzhiyun 	u8 count;
47*4882a593Smuzhiyun 	u8 cks;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
rza_wdt_calc_timeout(struct rza_wdt * priv,int timeout)50*4882a593Smuzhiyun static void rza_wdt_calc_timeout(struct rza_wdt *priv, int timeout)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	unsigned long rate = clk_get_rate(priv->clk);
53*4882a593Smuzhiyun 	unsigned int ticks;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (priv->cks == CKS_4BIT) {
56*4882a593Smuzhiyun 		ticks = DIV_ROUND_UP(timeout * rate, DIVIDER_4BIT);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		/*
59*4882a593Smuzhiyun 		 * Since max_timeout was set in probe, we know that the timeout
60*4882a593Smuzhiyun 		 * value passed will never calculate to a tick value greater
61*4882a593Smuzhiyun 		 * than 256.
62*4882a593Smuzhiyun 		 */
63*4882a593Smuzhiyun 		priv->count = 256 - ticks;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	} else {
66*4882a593Smuzhiyun 		/* Start timer with longest timeout */
67*4882a593Smuzhiyun 		priv->count = 0;
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	pr_debug("%s: timeout set to %u (WTCNT=%d)\n", __func__,
71*4882a593Smuzhiyun 		 timeout, priv->count);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rza_wdt_start(struct watchdog_device * wdev)74*4882a593Smuzhiyun static int rza_wdt_start(struct watchdog_device *wdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct rza_wdt *priv = watchdog_get_drvdata(wdev);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Stop timer */
79*4882a593Smuzhiyun 	writew(WTCSR_MAGIC | 0, priv->base + WTCSR);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Must dummy read WRCSR:WOVF at least once before clearing */
82*4882a593Smuzhiyun 	readb(priv->base + WRCSR);
83*4882a593Smuzhiyun 	writew(WRCSR_CLEAR_WOVF, priv->base + WRCSR);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	rza_wdt_calc_timeout(priv, wdev->timeout);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	writew(WRCSR_MAGIC | WRCSR_RSTE, priv->base + WRCSR);
88*4882a593Smuzhiyun 	writew(WTCNT_MAGIC | priv->count, priv->base + WTCNT);
89*4882a593Smuzhiyun 	writew(WTCSR_MAGIC | WTSCR_WT | WTSCR_TME |
90*4882a593Smuzhiyun 	       WTSCR_CKS(priv->cks), priv->base + WTCSR);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
rza_wdt_stop(struct watchdog_device * wdev)95*4882a593Smuzhiyun static int rza_wdt_stop(struct watchdog_device *wdev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct rza_wdt *priv = watchdog_get_drvdata(wdev);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	writew(WTCSR_MAGIC | 0, priv->base + WTCSR);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
rza_wdt_ping(struct watchdog_device * wdev)104*4882a593Smuzhiyun static int rza_wdt_ping(struct watchdog_device *wdev)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct rza_wdt *priv = watchdog_get_drvdata(wdev);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	writew(WTCNT_MAGIC | priv->count, priv->base + WTCNT);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	pr_debug("%s: timeout = %u\n", __func__, wdev->timeout);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
rza_set_timeout(struct watchdog_device * wdev,unsigned int timeout)115*4882a593Smuzhiyun static int rza_set_timeout(struct watchdog_device *wdev, unsigned int timeout)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	wdev->timeout = timeout;
118*4882a593Smuzhiyun 	rza_wdt_start(wdev);
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
rza_wdt_restart(struct watchdog_device * wdev,unsigned long action,void * data)122*4882a593Smuzhiyun static int rza_wdt_restart(struct watchdog_device *wdev, unsigned long action,
123*4882a593Smuzhiyun 			    void *data)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct rza_wdt *priv = watchdog_get_drvdata(wdev);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Stop timer */
128*4882a593Smuzhiyun 	writew(WTCSR_MAGIC | 0, priv->base + WTCSR);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Must dummy read WRCSR:WOVF at least once before clearing */
131*4882a593Smuzhiyun 	readb(priv->base + WRCSR);
132*4882a593Smuzhiyun 	writew(WRCSR_CLEAR_WOVF, priv->base + WRCSR);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 * Start timer with fastest clock source and only 1 clock left before
136*4882a593Smuzhiyun 	 * overflow with reset option enabled.
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	writew(WRCSR_MAGIC | WRCSR_RSTE, priv->base + WRCSR);
139*4882a593Smuzhiyun 	writew(WTCNT_MAGIC | 255, priv->base + WTCNT);
140*4882a593Smuzhiyun 	writew(WTCSR_MAGIC | WTSCR_WT | WTSCR_TME, priv->base + WTCSR);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * Actually make sure the above sequence hits hardware before sleeping.
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	wmb();
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Wait for WDT overflow (reset) */
148*4882a593Smuzhiyun 	udelay(20);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct watchdog_info rza_wdt_ident = {
154*4882a593Smuzhiyun 	.options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT,
155*4882a593Smuzhiyun 	.identity = "Renesas RZ/A WDT Watchdog",
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct watchdog_ops rza_wdt_ops = {
159*4882a593Smuzhiyun 	.owner = THIS_MODULE,
160*4882a593Smuzhiyun 	.start = rza_wdt_start,
161*4882a593Smuzhiyun 	.stop = rza_wdt_stop,
162*4882a593Smuzhiyun 	.ping = rza_wdt_ping,
163*4882a593Smuzhiyun 	.set_timeout = rza_set_timeout,
164*4882a593Smuzhiyun 	.restart = rza_wdt_restart,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
rza_wdt_probe(struct platform_device * pdev)167*4882a593Smuzhiyun static int rza_wdt_probe(struct platform_device *pdev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
170*4882a593Smuzhiyun 	struct rza_wdt *priv;
171*4882a593Smuzhiyun 	unsigned long rate;
172*4882a593Smuzhiyun 	int ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
175*4882a593Smuzhiyun 	if (!priv)
176*4882a593Smuzhiyun 		return -ENOMEM;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
179*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
180*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	priv->clk = devm_clk_get(dev, NULL);
183*4882a593Smuzhiyun 	if (IS_ERR(priv->clk))
184*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	rate = clk_get_rate(priv->clk);
187*4882a593Smuzhiyun 	if (rate < 16384) {
188*4882a593Smuzhiyun 		dev_err(dev, "invalid clock rate (%ld)\n", rate);
189*4882a593Smuzhiyun 		return -ENOENT;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	priv->wdev.info = &rza_wdt_ident,
193*4882a593Smuzhiyun 	priv->wdev.ops = &rza_wdt_ops,
194*4882a593Smuzhiyun 	priv->wdev.parent = dev;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	priv->cks = (u8)(uintptr_t) of_device_get_match_data(dev);
197*4882a593Smuzhiyun 	if (priv->cks == CKS_4BIT) {
198*4882a593Smuzhiyun 		/* Assume slowest clock rate possible (CKS=0xF) */
199*4882a593Smuzhiyun 		priv->wdev.max_timeout = (DIVIDER_4BIT * U8_MAX) / rate;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	} else if (priv->cks == CKS_3BIT) {
202*4882a593Smuzhiyun 		/* Assume slowest clock rate possible (CKS=7) */
203*4882a593Smuzhiyun 		rate /= DIVIDER_3BIT;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		/*
206*4882a593Smuzhiyun 		 * Since the max possible timeout of our 8-bit count
207*4882a593Smuzhiyun 		 * register is less than a second, we must use
208*4882a593Smuzhiyun 		 * max_hw_heartbeat_ms.
209*4882a593Smuzhiyun 		 */
210*4882a593Smuzhiyun 		priv->wdev.max_hw_heartbeat_ms = (1000 * U8_MAX) / rate;
211*4882a593Smuzhiyun 		dev_dbg(dev, "max hw timeout of %dms\n",
212*4882a593Smuzhiyun 			priv->wdev.max_hw_heartbeat_ms);
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	priv->wdev.min_timeout = 1;
216*4882a593Smuzhiyun 	priv->wdev.timeout = DEFAULT_TIMEOUT;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	watchdog_init_timeout(&priv->wdev, 0, dev);
219*4882a593Smuzhiyun 	watchdog_set_drvdata(&priv->wdev, priv);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	ret = devm_watchdog_register_device(dev, &priv->wdev);
222*4882a593Smuzhiyun 	if (ret)
223*4882a593Smuzhiyun 		dev_err(dev, "Cannot register watchdog device\n");
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const struct of_device_id rza_wdt_of_match[] = {
229*4882a593Smuzhiyun 	{ .compatible = "renesas,r7s9210-wdt",	.data = (void *)CKS_4BIT, },
230*4882a593Smuzhiyun 	{ .compatible = "renesas,rza-wdt",	.data = (void *)CKS_3BIT, },
231*4882a593Smuzhiyun 	{ /* sentinel */ }
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rza_wdt_of_match);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct platform_driver rza_wdt_driver = {
236*4882a593Smuzhiyun 	.probe = rza_wdt_probe,
237*4882a593Smuzhiyun 	.driver = {
238*4882a593Smuzhiyun 		.name = "rza_wdt",
239*4882a593Smuzhiyun 		.of_match_table = rza_wdt_of_match,
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun module_platform_driver(rza_wdt_driver);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RZ/A WDT Driver");
246*4882a593Smuzhiyun MODULE_AUTHOR("Chris Brandt <chris.brandt@renesas.com>");
247*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
248