1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Watchdog driver for Renesas WDT watchdog
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-17 Wolfram Sang, Sang Engineering <wsa@sang-engineering.com>
6*4882a593Smuzhiyun * Copyright (C) 2015-17 Renesas Electronics Corporation
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/smp.h>
18*4882a593Smuzhiyun #include <linux/sys_soc.h>
19*4882a593Smuzhiyun #include <linux/watchdog.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define RWTCNT 0
22*4882a593Smuzhiyun #define RWTCSRA 4
23*4882a593Smuzhiyun #define RWTCSRA_WOVF BIT(4)
24*4882a593Smuzhiyun #define RWTCSRA_WRFLG BIT(5)
25*4882a593Smuzhiyun #define RWTCSRA_TME BIT(7)
26*4882a593Smuzhiyun #define RWTCSRB 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define RWDT_DEFAULT_TIMEOUT 60U
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * In probe, clk_rate is checked to be not more than 16 bit * biggest clock
32*4882a593Smuzhiyun * divider (12 bits). d is only a factor to fully utilize the WDT counter and
33*4882a593Smuzhiyun * will not exceed its 16 bits. Thus, no overflow, we stay below 32 bits.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define MUL_BY_CLKS_PER_SEC(p, d) \
36*4882a593Smuzhiyun DIV_ROUND_UP((d) * (p)->clk_rate, clk_divs[(p)->cks])
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* d is 16 bit, clk_divs 12 bit -> no 32 bit overflow */
39*4882a593Smuzhiyun #define DIV_BY_CLKS_PER_SEC(p, d) ((d) * clk_divs[(p)->cks] / (p)->clk_rate)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const unsigned int clk_divs[] = { 1, 4, 16, 32, 64, 128, 1024, 4096 };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
44*4882a593Smuzhiyun module_param(nowayout, bool, 0);
45*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
46*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct rwdt_priv {
49*4882a593Smuzhiyun void __iomem *base;
50*4882a593Smuzhiyun struct watchdog_device wdev;
51*4882a593Smuzhiyun unsigned long clk_rate;
52*4882a593Smuzhiyun u8 cks;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
rwdt_write(struct rwdt_priv * priv,u32 val,unsigned int reg)55*4882a593Smuzhiyun static void rwdt_write(struct rwdt_priv *priv, u32 val, unsigned int reg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun if (reg == RWTCNT)
58*4882a593Smuzhiyun val |= 0x5a5a0000;
59*4882a593Smuzhiyun else
60*4882a593Smuzhiyun val |= 0xa5a5a500;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun writel_relaxed(val, priv->base + reg);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
rwdt_init_timeout(struct watchdog_device * wdev)65*4882a593Smuzhiyun static int rwdt_init_timeout(struct watchdog_device *wdev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun rwdt_write(priv, 65536 - MUL_BY_CLKS_PER_SEC(priv, wdev->timeout), RWTCNT);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
rwdt_wait_cycles(struct rwdt_priv * priv,unsigned int cycles)74*4882a593Smuzhiyun static void rwdt_wait_cycles(struct rwdt_priv *priv, unsigned int cycles)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned int delay;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun delay = DIV_ROUND_UP(cycles * 1000000, priv->clk_rate);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun usleep_range(delay, 2 * delay);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
rwdt_start(struct watchdog_device * wdev)83*4882a593Smuzhiyun static int rwdt_start(struct watchdog_device *wdev)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
86*4882a593Smuzhiyun u8 val;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun pm_runtime_get_sync(wdev->parent);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Stop the timer before we modify any register */
91*4882a593Smuzhiyun val = readb_relaxed(priv->base + RWTCSRA) & ~RWTCSRA_TME;
92*4882a593Smuzhiyun rwdt_write(priv, val, RWTCSRA);
93*4882a593Smuzhiyun /* Delay 2 cycles before setting watchdog counter */
94*4882a593Smuzhiyun rwdt_wait_cycles(priv, 2);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun rwdt_init_timeout(wdev);
97*4882a593Smuzhiyun rwdt_write(priv, priv->cks, RWTCSRA);
98*4882a593Smuzhiyun rwdt_write(priv, 0, RWTCSRB);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun while (readb_relaxed(priv->base + RWTCSRA) & RWTCSRA_WRFLG)
101*4882a593Smuzhiyun cpu_relax();
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun rwdt_write(priv, priv->cks | RWTCSRA_TME, RWTCSRA);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
rwdt_stop(struct watchdog_device * wdev)108*4882a593Smuzhiyun static int rwdt_stop(struct watchdog_device *wdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun rwdt_write(priv, priv->cks, RWTCSRA);
113*4882a593Smuzhiyun /* Delay 3 cycles before disabling module clock */
114*4882a593Smuzhiyun rwdt_wait_cycles(priv, 3);
115*4882a593Smuzhiyun pm_runtime_put(wdev->parent);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
rwdt_get_timeleft(struct watchdog_device * wdev)120*4882a593Smuzhiyun static unsigned int rwdt_get_timeleft(struct watchdog_device *wdev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
123*4882a593Smuzhiyun u16 val = readw_relaxed(priv->base + RWTCNT);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return DIV_BY_CLKS_PER_SEC(priv, 65536 - val);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
rwdt_restart(struct watchdog_device * wdev,unsigned long action,void * data)128*4882a593Smuzhiyun static int rwdt_restart(struct watchdog_device *wdev, unsigned long action,
129*4882a593Smuzhiyun void *data)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rwdt_start(wdev);
134*4882a593Smuzhiyun rwdt_write(priv, 0xffff, RWTCNT);
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct watchdog_info rwdt_ident = {
139*4882a593Smuzhiyun .options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
140*4882a593Smuzhiyun WDIOF_CARDRESET,
141*4882a593Smuzhiyun .identity = "Renesas WDT Watchdog",
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const struct watchdog_ops rwdt_ops = {
145*4882a593Smuzhiyun .owner = THIS_MODULE,
146*4882a593Smuzhiyun .start = rwdt_start,
147*4882a593Smuzhiyun .stop = rwdt_stop,
148*4882a593Smuzhiyun .ping = rwdt_init_timeout,
149*4882a593Smuzhiyun .get_timeleft = rwdt_get_timeleft,
150*4882a593Smuzhiyun .restart = rwdt_restart,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #if defined(CONFIG_ARCH_RCAR_GEN2) && defined(CONFIG_SMP)
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Watchdog-reset integration is broken on early revisions of R-Car Gen2 SoCs
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun static const struct soc_device_attribute rwdt_quirks_match[] = {
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun .soc_id = "r8a7790",
160*4882a593Smuzhiyun .revision = "ES1.*",
161*4882a593Smuzhiyun .data = (void *)1, /* needs single CPU */
162*4882a593Smuzhiyun }, {
163*4882a593Smuzhiyun .soc_id = "r8a7791",
164*4882a593Smuzhiyun .revision = "ES1.*",
165*4882a593Smuzhiyun .data = (void *)1, /* needs single CPU */
166*4882a593Smuzhiyun }, {
167*4882a593Smuzhiyun .soc_id = "r8a7792",
168*4882a593Smuzhiyun .data = (void *)0, /* needs SMP disabled */
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun { /* sentinel */ }
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
rwdt_blacklisted(struct device * dev)173*4882a593Smuzhiyun static bool rwdt_blacklisted(struct device *dev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun const struct soc_device_attribute *attr;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun attr = soc_device_match(rwdt_quirks_match);
178*4882a593Smuzhiyun if (attr && setup_max_cpus > (uintptr_t)attr->data) {
179*4882a593Smuzhiyun dev_info(dev, "Watchdog blacklisted on %s %s\n", attr->soc_id,
180*4882a593Smuzhiyun attr->revision);
181*4882a593Smuzhiyun return true;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return false;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun #else /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
rwdt_blacklisted(struct device * dev)187*4882a593Smuzhiyun static inline bool rwdt_blacklisted(struct device *dev) { return false; }
188*4882a593Smuzhiyun #endif /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
189*4882a593Smuzhiyun
rwdt_probe(struct platform_device * pdev)190*4882a593Smuzhiyun static int rwdt_probe(struct platform_device *pdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct device *dev = &pdev->dev;
193*4882a593Smuzhiyun struct rwdt_priv *priv;
194*4882a593Smuzhiyun struct clk *clk;
195*4882a593Smuzhiyun unsigned long clks_per_sec;
196*4882a593Smuzhiyun int ret, i;
197*4882a593Smuzhiyun u8 csra;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (rwdt_blacklisted(dev))
200*4882a593Smuzhiyun return -ENODEV;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
203*4882a593Smuzhiyun if (!priv)
204*4882a593Smuzhiyun return -ENOMEM;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
207*4882a593Smuzhiyun if (IS_ERR(priv->base))
208*4882a593Smuzhiyun return PTR_ERR(priv->base);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun clk = devm_clk_get(dev, NULL);
211*4882a593Smuzhiyun if (IS_ERR(clk))
212*4882a593Smuzhiyun return PTR_ERR(clk);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun pm_runtime_enable(dev);
215*4882a593Smuzhiyun pm_runtime_get_sync(dev);
216*4882a593Smuzhiyun priv->clk_rate = clk_get_rate(clk);
217*4882a593Smuzhiyun csra = readb_relaxed(priv->base + RWTCSRA);
218*4882a593Smuzhiyun priv->wdev.bootstatus = csra & RWTCSRA_WOVF ? WDIOF_CARDRESET : 0;
219*4882a593Smuzhiyun pm_runtime_put(dev);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (!priv->clk_rate) {
222*4882a593Smuzhiyun ret = -ENOENT;
223*4882a593Smuzhiyun goto out_pm_disable;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun for (i = ARRAY_SIZE(clk_divs) - 1; i >= 0; i--) {
227*4882a593Smuzhiyun clks_per_sec = priv->clk_rate / clk_divs[i];
228*4882a593Smuzhiyun if (clks_per_sec && clks_per_sec < 65536) {
229*4882a593Smuzhiyun priv->cks = i;
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (i < 0) {
235*4882a593Smuzhiyun dev_err(dev, "Can't find suitable clock divider\n");
236*4882a593Smuzhiyun ret = -ERANGE;
237*4882a593Smuzhiyun goto out_pm_disable;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun priv->wdev.info = &rwdt_ident;
241*4882a593Smuzhiyun priv->wdev.ops = &rwdt_ops;
242*4882a593Smuzhiyun priv->wdev.parent = dev;
243*4882a593Smuzhiyun priv->wdev.min_timeout = 1;
244*4882a593Smuzhiyun priv->wdev.max_timeout = DIV_BY_CLKS_PER_SEC(priv, 65536);
245*4882a593Smuzhiyun priv->wdev.timeout = min(priv->wdev.max_timeout, RWDT_DEFAULT_TIMEOUT);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
248*4882a593Smuzhiyun watchdog_set_drvdata(&priv->wdev, priv);
249*4882a593Smuzhiyun watchdog_set_nowayout(&priv->wdev, nowayout);
250*4882a593Smuzhiyun watchdog_set_restart_priority(&priv->wdev, 0);
251*4882a593Smuzhiyun watchdog_stop_on_unregister(&priv->wdev);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* This overrides the default timeout only if DT configuration was found */
254*4882a593Smuzhiyun watchdog_init_timeout(&priv->wdev, 0, dev);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Check if FW enabled the watchdog */
257*4882a593Smuzhiyun if (csra & RWTCSRA_TME) {
258*4882a593Smuzhiyun /* Ensure properly initialized dividers */
259*4882a593Smuzhiyun rwdt_start(&priv->wdev);
260*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &priv->wdev.status);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ret = watchdog_register_device(&priv->wdev);
264*4882a593Smuzhiyun if (ret < 0)
265*4882a593Smuzhiyun goto out_pm_disable;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun out_pm_disable:
270*4882a593Smuzhiyun pm_runtime_disable(dev);
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
rwdt_remove(struct platform_device * pdev)274*4882a593Smuzhiyun static int rwdt_remove(struct platform_device *pdev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct rwdt_priv *priv = platform_get_drvdata(pdev);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun watchdog_unregister_device(&priv->wdev);
279*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
rwdt_suspend(struct device * dev)284*4882a593Smuzhiyun static int __maybe_unused rwdt_suspend(struct device *dev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct rwdt_priv *priv = dev_get_drvdata(dev);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (watchdog_active(&priv->wdev))
289*4882a593Smuzhiyun rwdt_stop(&priv->wdev);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
rwdt_resume(struct device * dev)294*4882a593Smuzhiyun static int __maybe_unused rwdt_resume(struct device *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct rwdt_priv *priv = dev_get_drvdata(dev);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (watchdog_active(&priv->wdev))
299*4882a593Smuzhiyun rwdt_start(&priv->wdev);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rwdt_pm_ops, rwdt_suspend, rwdt_resume);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const struct of_device_id rwdt_ids[] = {
307*4882a593Smuzhiyun { .compatible = "renesas,rcar-gen2-wdt", },
308*4882a593Smuzhiyun { .compatible = "renesas,rcar-gen3-wdt", },
309*4882a593Smuzhiyun { /* sentinel */ }
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rwdt_ids);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static struct platform_driver rwdt_driver = {
314*4882a593Smuzhiyun .driver = {
315*4882a593Smuzhiyun .name = "renesas_wdt",
316*4882a593Smuzhiyun .of_match_table = rwdt_ids,
317*4882a593Smuzhiyun .pm = &rwdt_pm_ops,
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun .probe = rwdt_probe,
320*4882a593Smuzhiyun .remove = rwdt_remove,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun module_platform_driver(rwdt_driver);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas WDT Watchdog Driver");
325*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
326*4882a593Smuzhiyun MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");
327