1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2014, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun #include <linux/bits.h>
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/watchdog.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun enum wdt_reg {
17*4882a593Smuzhiyun WDT_RST,
18*4882a593Smuzhiyun WDT_EN,
19*4882a593Smuzhiyun WDT_STS,
20*4882a593Smuzhiyun WDT_BARK_TIME,
21*4882a593Smuzhiyun WDT_BITE_TIME,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define QCOM_WDT_ENABLE BIT(0)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const u32 reg_offset_data_apcs_tmr[] = {
27*4882a593Smuzhiyun [WDT_RST] = 0x38,
28*4882a593Smuzhiyun [WDT_EN] = 0x40,
29*4882a593Smuzhiyun [WDT_STS] = 0x44,
30*4882a593Smuzhiyun [WDT_BARK_TIME] = 0x4C,
31*4882a593Smuzhiyun [WDT_BITE_TIME] = 0x5C,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const u32 reg_offset_data_kpss[] = {
35*4882a593Smuzhiyun [WDT_RST] = 0x4,
36*4882a593Smuzhiyun [WDT_EN] = 0x8,
37*4882a593Smuzhiyun [WDT_STS] = 0xC,
38*4882a593Smuzhiyun [WDT_BARK_TIME] = 0x10,
39*4882a593Smuzhiyun [WDT_BITE_TIME] = 0x14,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct qcom_wdt_match_data {
43*4882a593Smuzhiyun const u32 *offset;
44*4882a593Smuzhiyun bool pretimeout;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct qcom_wdt {
48*4882a593Smuzhiyun struct watchdog_device wdd;
49*4882a593Smuzhiyun unsigned long rate;
50*4882a593Smuzhiyun void __iomem *base;
51*4882a593Smuzhiyun const u32 *layout;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
wdt_addr(struct qcom_wdt * wdt,enum wdt_reg reg)54*4882a593Smuzhiyun static void __iomem *wdt_addr(struct qcom_wdt *wdt, enum wdt_reg reg)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun return wdt->base + wdt->layout[reg];
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static inline
to_qcom_wdt(struct watchdog_device * wdd)60*4882a593Smuzhiyun struct qcom_wdt *to_qcom_wdt(struct watchdog_device *wdd)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun return container_of(wdd, struct qcom_wdt, wdd);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
qcom_wdt_isr(int irq,void * arg)65*4882a593Smuzhiyun static irqreturn_t qcom_wdt_isr(int irq, void *arg)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct watchdog_device *wdd = arg;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun watchdog_notify_pretimeout(wdd);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return IRQ_HANDLED;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
qcom_wdt_start(struct watchdog_device * wdd)74*4882a593Smuzhiyun static int qcom_wdt_start(struct watchdog_device *wdd)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct qcom_wdt *wdt = to_qcom_wdt(wdd);
77*4882a593Smuzhiyun unsigned int bark = wdd->timeout - wdd->pretimeout;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun writel(0, wdt_addr(wdt, WDT_EN));
80*4882a593Smuzhiyun writel(1, wdt_addr(wdt, WDT_RST));
81*4882a593Smuzhiyun writel(bark * wdt->rate, wdt_addr(wdt, WDT_BARK_TIME));
82*4882a593Smuzhiyun writel(wdd->timeout * wdt->rate, wdt_addr(wdt, WDT_BITE_TIME));
83*4882a593Smuzhiyun writel(QCOM_WDT_ENABLE, wdt_addr(wdt, WDT_EN));
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
qcom_wdt_stop(struct watchdog_device * wdd)87*4882a593Smuzhiyun static int qcom_wdt_stop(struct watchdog_device *wdd)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct qcom_wdt *wdt = to_qcom_wdt(wdd);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun writel(0, wdt_addr(wdt, WDT_EN));
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
qcom_wdt_ping(struct watchdog_device * wdd)95*4882a593Smuzhiyun static int qcom_wdt_ping(struct watchdog_device *wdd)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct qcom_wdt *wdt = to_qcom_wdt(wdd);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun writel(1, wdt_addr(wdt, WDT_RST));
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
qcom_wdt_set_timeout(struct watchdog_device * wdd,unsigned int timeout)103*4882a593Smuzhiyun static int qcom_wdt_set_timeout(struct watchdog_device *wdd,
104*4882a593Smuzhiyun unsigned int timeout)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun wdd->timeout = timeout;
107*4882a593Smuzhiyun return qcom_wdt_start(wdd);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
qcom_wdt_set_pretimeout(struct watchdog_device * wdd,unsigned int timeout)110*4882a593Smuzhiyun static int qcom_wdt_set_pretimeout(struct watchdog_device *wdd,
111*4882a593Smuzhiyun unsigned int timeout)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun wdd->pretimeout = timeout;
114*4882a593Smuzhiyun return qcom_wdt_start(wdd);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
qcom_wdt_restart(struct watchdog_device * wdd,unsigned long action,void * data)117*4882a593Smuzhiyun static int qcom_wdt_restart(struct watchdog_device *wdd, unsigned long action,
118*4882a593Smuzhiyun void *data)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct qcom_wdt *wdt = to_qcom_wdt(wdd);
121*4882a593Smuzhiyun u32 timeout;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Trigger watchdog bite:
125*4882a593Smuzhiyun * Setup BITE_TIME to be 128ms, and enable WDT.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun timeout = 128 * wdt->rate / 1000;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun writel(0, wdt_addr(wdt, WDT_EN));
130*4882a593Smuzhiyun writel(1, wdt_addr(wdt, WDT_RST));
131*4882a593Smuzhiyun writel(timeout, wdt_addr(wdt, WDT_BARK_TIME));
132*4882a593Smuzhiyun writel(timeout, wdt_addr(wdt, WDT_BITE_TIME));
133*4882a593Smuzhiyun writel(QCOM_WDT_ENABLE, wdt_addr(wdt, WDT_EN));
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun * Actually make sure the above sequence hits hardware before sleeping.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun wmb();
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mdelay(150);
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const struct watchdog_ops qcom_wdt_ops = {
145*4882a593Smuzhiyun .start = qcom_wdt_start,
146*4882a593Smuzhiyun .stop = qcom_wdt_stop,
147*4882a593Smuzhiyun .ping = qcom_wdt_ping,
148*4882a593Smuzhiyun .set_timeout = qcom_wdt_set_timeout,
149*4882a593Smuzhiyun .set_pretimeout = qcom_wdt_set_pretimeout,
150*4882a593Smuzhiyun .restart = qcom_wdt_restart,
151*4882a593Smuzhiyun .owner = THIS_MODULE,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct watchdog_info qcom_wdt_info = {
155*4882a593Smuzhiyun .options = WDIOF_KEEPALIVEPING
156*4882a593Smuzhiyun | WDIOF_MAGICCLOSE
157*4882a593Smuzhiyun | WDIOF_SETTIMEOUT
158*4882a593Smuzhiyun | WDIOF_CARDRESET,
159*4882a593Smuzhiyun .identity = KBUILD_MODNAME,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const struct watchdog_info qcom_wdt_pt_info = {
163*4882a593Smuzhiyun .options = WDIOF_KEEPALIVEPING
164*4882a593Smuzhiyun | WDIOF_MAGICCLOSE
165*4882a593Smuzhiyun | WDIOF_SETTIMEOUT
166*4882a593Smuzhiyun | WDIOF_PRETIMEOUT
167*4882a593Smuzhiyun | WDIOF_CARDRESET,
168*4882a593Smuzhiyun .identity = KBUILD_MODNAME,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
qcom_clk_disable_unprepare(void * data)171*4882a593Smuzhiyun static void qcom_clk_disable_unprepare(void *data)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun clk_disable_unprepare(data);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct qcom_wdt_match_data match_data_apcs_tmr = {
177*4882a593Smuzhiyun .offset = reg_offset_data_apcs_tmr,
178*4882a593Smuzhiyun .pretimeout = false,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const struct qcom_wdt_match_data match_data_kpss = {
182*4882a593Smuzhiyun .offset = reg_offset_data_kpss,
183*4882a593Smuzhiyun .pretimeout = true,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
qcom_wdt_probe(struct platform_device * pdev)186*4882a593Smuzhiyun static int qcom_wdt_probe(struct platform_device *pdev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct device *dev = &pdev->dev;
189*4882a593Smuzhiyun struct qcom_wdt *wdt;
190*4882a593Smuzhiyun struct resource *res;
191*4882a593Smuzhiyun struct device_node *np = dev->of_node;
192*4882a593Smuzhiyun const struct qcom_wdt_match_data *data;
193*4882a593Smuzhiyun u32 percpu_offset;
194*4882a593Smuzhiyun int irq, ret;
195*4882a593Smuzhiyun struct clk *clk;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun data = of_device_get_match_data(dev);
198*4882a593Smuzhiyun if (!data) {
199*4882a593Smuzhiyun dev_err(dev, "Unsupported QCOM WDT module\n");
200*4882a593Smuzhiyun return -ENODEV;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
204*4882a593Smuzhiyun if (!wdt)
205*4882a593Smuzhiyun return -ENOMEM;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
208*4882a593Smuzhiyun if (!res)
209*4882a593Smuzhiyun return -ENOMEM;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* We use CPU0's DGT for the watchdog */
212*4882a593Smuzhiyun if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
213*4882a593Smuzhiyun percpu_offset = 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun res->start += percpu_offset;
216*4882a593Smuzhiyun res->end += percpu_offset;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun wdt->base = devm_ioremap_resource(dev, res);
219*4882a593Smuzhiyun if (IS_ERR(wdt->base))
220*4882a593Smuzhiyun return PTR_ERR(wdt->base);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun clk = devm_clk_get(dev, NULL);
223*4882a593Smuzhiyun if (IS_ERR(clk)) {
224*4882a593Smuzhiyun dev_err(dev, "failed to get input clock\n");
225*4882a593Smuzhiyun return PTR_ERR(clk);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
229*4882a593Smuzhiyun if (ret) {
230*4882a593Smuzhiyun dev_err(dev, "failed to setup clock\n");
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, qcom_clk_disable_unprepare, clk);
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * We use the clock rate to calculate the max timeout, so ensure it's
239*4882a593Smuzhiyun * not zero to avoid a divide-by-zero exception.
240*4882a593Smuzhiyun *
241*4882a593Smuzhiyun * WATCHDOG_CORE assumes units of seconds, if the WDT is clocked such
242*4882a593Smuzhiyun * that it would bite before a second elapses it's usefulness is
243*4882a593Smuzhiyun * limited. Bail if this is the case.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun wdt->rate = clk_get_rate(clk);
246*4882a593Smuzhiyun if (wdt->rate == 0 ||
247*4882a593Smuzhiyun wdt->rate > 0x10000000U) {
248*4882a593Smuzhiyun dev_err(dev, "invalid clock rate\n");
249*4882a593Smuzhiyun return -EINVAL;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* check if there is pretimeout support */
253*4882a593Smuzhiyun irq = platform_get_irq_optional(pdev, 0);
254*4882a593Smuzhiyun if (data->pretimeout && irq > 0) {
255*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, qcom_wdt_isr, 0,
256*4882a593Smuzhiyun "wdt_bark", &wdt->wdd);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun wdt->wdd.info = &qcom_wdt_pt_info;
261*4882a593Smuzhiyun wdt->wdd.pretimeout = 1;
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun if (irq == -EPROBE_DEFER)
264*4882a593Smuzhiyun return -EPROBE_DEFER;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun wdt->wdd.info = &qcom_wdt_info;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun wdt->wdd.ops = &qcom_wdt_ops;
270*4882a593Smuzhiyun wdt->wdd.min_timeout = 1;
271*4882a593Smuzhiyun wdt->wdd.max_timeout = 0x10000000U / wdt->rate;
272*4882a593Smuzhiyun wdt->wdd.parent = dev;
273*4882a593Smuzhiyun wdt->layout = data->offset;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (readl(wdt_addr(wdt, WDT_STS)) & 1)
276*4882a593Smuzhiyun wdt->wdd.bootstatus = WDIOF_CARDRESET;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * If 'timeout-sec' unspecified in devicetree, assume a 30 second
280*4882a593Smuzhiyun * default, unless the max timeout is less than 30 seconds, then use
281*4882a593Smuzhiyun * the max instead.
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun wdt->wdd.timeout = min(wdt->wdd.max_timeout, 30U);
284*4882a593Smuzhiyun watchdog_init_timeout(&wdt->wdd, 0, dev);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = devm_watchdog_register_device(dev, &wdt->wdd);
287*4882a593Smuzhiyun if (ret)
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun platform_set_drvdata(pdev, wdt);
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
qcom_wdt_suspend(struct device * dev)294*4882a593Smuzhiyun static int __maybe_unused qcom_wdt_suspend(struct device *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct qcom_wdt *wdt = dev_get_drvdata(dev);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (watchdog_active(&wdt->wdd))
299*4882a593Smuzhiyun qcom_wdt_stop(&wdt->wdd);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
qcom_wdt_resume(struct device * dev)304*4882a593Smuzhiyun static int __maybe_unused qcom_wdt_resume(struct device *dev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct qcom_wdt *wdt = dev_get_drvdata(dev);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (watchdog_active(&wdt->wdd))
309*4882a593Smuzhiyun qcom_wdt_start(&wdt->wdd);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(qcom_wdt_pm_ops, qcom_wdt_suspend, qcom_wdt_resume);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct of_device_id qcom_wdt_of_table[] = {
317*4882a593Smuzhiyun { .compatible = "qcom,kpss-timer", .data = &match_data_apcs_tmr },
318*4882a593Smuzhiyun { .compatible = "qcom,scss-timer", .data = &match_data_apcs_tmr },
319*4882a593Smuzhiyun { .compatible = "qcom,kpss-wdt", .data = &match_data_kpss },
320*4882a593Smuzhiyun { },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_wdt_of_table);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static struct platform_driver qcom_watchdog_driver = {
325*4882a593Smuzhiyun .probe = qcom_wdt_probe,
326*4882a593Smuzhiyun .driver = {
327*4882a593Smuzhiyun .name = KBUILD_MODNAME,
328*4882a593Smuzhiyun .of_match_table = qcom_wdt_of_table,
329*4882a593Smuzhiyun .pm = &qcom_wdt_pm_ops,
330*4882a593Smuzhiyun },
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun module_platform_driver(qcom_watchdog_driver);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM KPSS Watchdog Driver");
335*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
336